PSB50505EV13GXT Lantiq, PSB50505EV13GXT Datasheet - Page 92

no-image

PSB50505EV13GXT

Manufacturer Part Number
PSB50505EV13GXT
Description
Manufacturer
Lantiq
Datasheet

Specifications of PSB50505EV13GXT

Lead Free Status / RoHS Status
Supplier Unconfirmed
The data is transferred between the FALC and the IWE8 via a system internal highway.
FRCLK[7:0]
FRDAT[7:0]
FRMFB[7:0]
FRFRS[7:0]
FRLOS[7:0]
FTCKO[7:0]
FTDAT[7:0]
FTMFS[7:0]
Data Sheet
Framer Receive Clock
Receive system clock of 8.192 MHz (falling)
Framer Receive Data
FRDAT is sampled in the middle of the bit period on the falling
edge of FRCLK
Framer Receive Multiframe Begin
Depending on bits “p_ces” in “pcfN”:
FRMFB is always sampled with the falling edge of FRCLK. If the
framing is incorrect, the IWE8 stays in hunt mode.
Framer Receive Frame Synchronization Pulse
FRFRS is generated at the beginning of timslot 1 of each frame
Framer Receive Loss of Signalling
Framer Transmit Clock
depending on bits ftckn in ftcs:
00 =
01 =
10 =
11 =
Framer Transmit Data
FTDAT is clocked with the falling edge of FTCKO:
Framer Transmit Multiframe Synchronization
Depending on bit p_ces in pcfN:
0 =
1 =
Structured CES: A pulse on this pin designates the
first frame of a new multiframe
Unstructured CES: Unused
depending on bit “rts_eval” in “opmo”:
0 = Transmit clock input with 8.192 MHz (falling)
1 = Clock of ICRC is used as transmit clock and is
also switched to FTCKO pins (FTCKO is output
pin)
FRCLK (“rts_eval” = 1)
Clock derived from RFCLK(“rts_eval” = 1)
No clock (“rts_eval” = 1)
92
PXB 4219E, PXB 4220E, PXB 4221E
Interface Description
IWE8, V3.4
2003-01-20

Related parts for PSB50505EV13GXT