PIC18F2620-I/SP Microchip Technology, PIC18F2620-I/SP Datasheet - Page 380

IC MCU FLASH 32KX16 28-DIP

PIC18F2620-I/SP

Manufacturer Part Number
PIC18F2620-I/SP
Description
IC MCU FLASH 32KX16 28-DIP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F2620-I/SP

Program Memory Type
FLASH
Program Memory Size
64KB (32K x 16)
Package / Case
28-DIP (0.300", 7.62mm)
Core Processor
PIC
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
25
Eeprom Size
1K x 8
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
3986 B
Interface Type
SPI/I2C/EUSART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
25
Number Of Timers
4
Operating Supply Voltage
4.2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
10-ch x 10-bit
Package
28SPDIP
Device Core
PIC
Family Name
PIC18
Maximum Speed
40 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
I3DB18F4620 - BOARD DAUGHTER ICEPIC3DVA18XP280 - DEVICE ADAPTER 18F2220 PDIP 28LD
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F2620-I/SP
Manufacturer:
MICROCHIP
Quantity:
560
PIC18F2525/2620/4525/4620
Flash Program Memory ...................................................... 73
FSCM. See Fail-Safe Clock Monitor.
G
GOTO ............................................................................... 288
H
Hardware Multiplier ............................................................ 89
High/Low-Voltage Detect ................................................. 243
HLVD. See High/Low-Voltage Detect. ............................. 243
I
I/O Ports ........................................................................... 105
I
DS39626B-page 378
2
C Mode (MSSP)
Associated Registers ................................................. 81
Control Registers ....................................................... 74
Erase Sequence ........................................................ 78
Erasing ....................................................................... 78
Operation During Code-Protect ................................. 81
Reading ...................................................................... 77
Table Pointer
Table Pointer Boundaries .......................................... 76
Table Reads and Table Writes .................................. 73
Write Sequence ......................................................... 79
Writing ........................................................................ 79
Introduction ................................................................ 89
Operation ................................................................... 89
Performance Comparison .......................................... 89
Applications .............................................................. 246
Associated Registers ............................................... 247
Characteristics ......................................................... 340
Current Consumption ............................................... 245
Effects of a Reset ..................................................... 247
Operation ................................................................. 244
Setup ........................................................................ 245
Start-up Time ........................................................... 245
Typical Application ................................................... 246
Acknowledge Sequence Timing ............................... 194
Baud Rate Generator ............................................... 187
Bus Collision
Clock Arbitration ....................................................... 188
Clock Stretching ....................................................... 180
Clock Synchronization and the
Effects of a Reset ..................................................... 195
General Call Address Support ................................. 184
I
2
C Clock Rate w/BRG ............................................. 187
EECON1 and EECON2 ..................................... 74
TABLAT (Table Latch) Register ......................... 76
TBLPTR (Table Pointer) Register ...................... 76
Boundaries Based on Operation ........................ 76
Operations with TBLRD
Protection Against Spurious Writes ................... 81
Unexpected Termination .................................... 81
Write Verify ........................................................ 81
During Sleep .................................................... 247
During a Repeated Start
During a Start Condition ................................... 196
During a Stop Condition ................................... 199
10-Bit Slave Receive Mode (SEN = 1) ............. 180
10-Bit Slave Transmit Mode ............................. 180
7-Bit Slave Receive Mode (SEN = 1) ............... 180
7-Bit Slave Transmit Mode ............................... 180
CKP bit (SEN = 1) ............................................ 181
and TBLWT (table) .................................... 76
Condition .................................................. 198
Preliminary
ID Locations ............................................................. 249, 266
INCF ................................................................................ 288
INCFSZ ............................................................................ 289
In-Circuit Debugger .......................................................... 266
In-Circuit Serial Programming (ICSP) ...................... 249, 266
Indexed Literal Offset Addressing
Indexed Literal Offset Mode ............................................. 314
Indirect Addressing ............................................................ 68
INFSNZ ............................................................................ 289
Initialization Conditions for all Registers ...................... 49–52
Instruction Cycle ................................................................ 57
Instruction Flow/Pipelining ................................................. 57
Instruction Set .................................................................. 267
Master Mode ............................................................ 185
Multi-Master Communication, Bus Collision
Multi-Master Mode ................................................... 195
Operation ................................................................. 174
Read/Write Bit Information (R/W Bit) ............... 174, 175
Registers ................................................................. 170
Serial Clock (RC3/SCK/SCL) ................................... 175
Slave Mode .............................................................. 174
Sleep Operation ....................................................... 195
Stop Condition Timing ............................................. 194
and Standard PIC18 Instructions ............................. 314
Clocking Scheme ....................................................... 57
ADDLW .................................................................... 273
ADDWF .................................................................... 273
ADDWF (Indexed Literal Offset Mode) .................... 315
ADDWFC ................................................................. 274
ANDLW .................................................................... 274
ANDWF .................................................................... 275
BC ............................................................................ 275
BCF ......................................................................... 276
BN ............................................................................ 276
BNC ......................................................................... 277
BNN ......................................................................... 277
BNOV ...................................................................... 278
BNZ ......................................................................... 278
BOV ......................................................................... 281
BRA ......................................................................... 279
BSF .......................................................................... 279
BSF (Indexed Literal Offset Mode) .......................... 315
BTFSC ..................................................................... 280
BTFSS ..................................................................... 280
BTG ......................................................................... 281
BZ ............................................................................ 282
CALL ........................................................................ 282
CLRF ....................................................................... 283
CLRWDT ................................................................. 283
COMF ...................................................................... 284
CPFSEQ .................................................................. 284
CPFSGT .................................................................. 285
CPFSLT ................................................................... 285
DAW ........................................................................ 286
DCFSNZ .................................................................. 287
DECF ....................................................................... 286
Operation ......................................................... 186
Reception ........................................................ 191
Repeated Start Condition Timing .................... 190
Start Condition Timing ..................................... 189
Transmission ................................................... 191
and Arbitration ................................................. 195
Addressing ....................................................... 174
Reception ........................................................ 175
Transmission ................................................... 175
 2004 Microchip Technology Inc.

Related parts for PIC18F2620-I/SP