CDB5368 Cirrus Logic Inc, CDB5368 Datasheet
CDB5368
Specifications of CDB5368
Related parts for CDB5368
CDB5368 Summary of contents
Page 1
... Ain- Buffers http://www.cirrus.com Description The CDB5368 evaluation board is an excellent means for quickly evaluating the CS5368 24-bit, 192 kHz A/D converter. Evaluation requires only a digital signal ana- lyzer, an analog signal source, and a power supply. On-board DIP switches configure the CS5368 in Stand- Alone mode, avoiding the need for a PC ...
Page 2
... Figure 11. Analog Inputs (Schematic page 8) ................................................................................. 19 Figure 12. Power (Schematic page 9) ....................................................................................................... 20 Figure 13. Top Silkscreen ......................................................................................................................... 21 Figure 14. Top Layer ................................................................................................................................. 22 Figure 15. Bottom Layer ............................................................................................................................ 23 LIST OF TABLES Table 1. CDB5368 Input and Output Connectors ....................................................................................... 9 Table 2. CDB5368 Switches ..................................................................................................................... 10 Table 3. User Jumpers .............................................................................................................................. 10 Table 4. CDB5368 Reserved Jumpers ..................................................................................................... 10 2 CDB5368 DS624DB1 ...
Page 3
... Standard analog input and digital output connectors are included for quick and reliable board setup. An on-board FPGA is used for configuring the various modes of the CS5368. Graphical User Interface software is supplied by Cirrus Logic, which allows programming the CDB5368 when connected to a host PC running ® ...
Page 4
... SDOUT1 (Channel 1, 2) 0x01 SDOUT2 (Channel 3, 4) 0x10 SDOUT3 (Channel 5, 6) 0x11 SDOUT4 (Channel 7, 8) DIP Switch S4 contains two switches which function as described below.7 MDIV - divides the master clock by 2 when OPEN (HI). CLKMODE - divides the master clock by 1.5 when OPEN (HI) 4 CDB5368 DS624DB1 ...
Page 5
... FlexLoader.exe file. Hardware interface to the FlexGUI is provided by connecting an RS-232 cable or a USB cable between a host PC and the CDB5368. Once the FlexGUI is loaded, the Evaluation Board DIP switches are ignored, and all register settings are available for reading and writing using software control ...
Page 6
... When switching to TDM mode, the CS8406 Clock and Date source (Board Control Panel) must be changed prior to changing the CS5368 SAI format. This sequential ordering resets the FPGA to assure that it timed properly with the CS5368 TDM packet stream. 6 Figure Figure 1. Hi-Level FlexGUI View CDB5368 1. This view provides functionally DS624DB1 ...
Page 7
... When placed back in Stand-Alone mode, the DIP switches regain board control. Exiting Control Port mode is achieved by stopping the FlexGUI program. Once the program is stopped, about three seconds later, Stand-Alone mode is established. DS624DB1 Figure 2. FlexGUI Low-Level Register View CDB5368 7 ...
Page 8
... Quad Speed Master 0x11 Slave all speed AudioFMT1,0 set the Serial Audio Interface format when attaching the Serial Audio Interface of the DSP header to external equipment. 0x00 Left Justified 0x01 I²S 0x10 TDM 2-wire 0x11 TDM 4-wire 8 Figure 3. FPGA Low-Level Bit View CDB5368 DS624DB1 ...
Page 9
... Clock Source is the FPGA TDM2PCM engine 4. CDB5368 HARDWARE The CDB5368 Evaluation Board has a number of connections, switches and jumpers that provide ease and conve- nience for quickly evaluating the most commonly used functions of the CS5368 silicon device. The following tables list the purpose of each hardware option on the Evaluation Board ...
Page 10
... J4 DSP HEADER 4.4 Reserved Factory Programming Jumpers The CDB5368 Evaluation Board has two reserved headers, J15 and J8, that are used to factory program ® the Cygnal 8051 microprocessor and the Xilinx® FPGA so that the FlexGUI interface operates correctly. Caution! Do not apply power or shorts to these two jumpers as device damage could occur. ...
Page 11
... Grounding and Power Supply Treatment As a high-peformance mixed-signal device, the CS5368 requires careful attention to power and grounding arrangements to optimize CS5368 performance. The CDB5368 Evaluation Board provides an excellent ref- erence example of an optimum two-layer board layout that places decoupling capacitors as close to the CS5368 as possible and provides ground plane fill on both top and bottom layers ...
Page 12
SCHEMATICS Figure 4. CS5368 (Schematic page 1) ...
Page 13
Figure 5. Clock Generation (Schematic page 2) ...
Page 14
Figure 6. FPGA (Schematic page 3) ...
Page 15
Figure 7. Control Port (Schematic page 4) ...
Page 16
Figure 8. Clock and Data Buffers (Schematic page 5) ...
Page 17
S/PDIF Figure 9. CD8406 Output (Schematic page 6) ...
Page 18
Figure 10. Analog Inputs (Schematic page 7) ...
Page 19
Figure 11. Analog Inputs (Schematic page 8) ...
Page 20
Figure 12. Power (Schematic page 9) ...
Page 21
BOARD LAYOUT AND ROUTING PLOTS Figure 13. Top Silkscreen ...
Page 22
Figure 14. Top Layer ...
Page 23
Figure 15. Bottom Layer ...
Page 24
... Cirrus Logic, Cirrus, and the Cirrus Logic logo and designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trade- marks or service marks of their respective owners. I² registered trademark of Philips Semiconductor. Microsoft Windows is a registered trademark of Microsoft Corporation. Cygnal is a registered trademark of Silicon Laboratories, Inc. Xilinx is a registered trademark of Xilinx, Inc. 24 Changes Initial Release CDB5368 DS624DB1 ...