CLINK3V48BT-112 National Semiconductor, CLINK3V48BT-112 Datasheet
CLINK3V48BT-112
Specifications of CLINK3V48BT-112
Related parts for CLINK3V48BT-112
CLINK3V48BT-112 Summary of contents
Page 1
... MHz and 8 serialized LVDS outputs are provided. Cable drive is enhanced with a user selectable Generalized Block Diagrams © 2004 National Semiconductor Corporation pre-emphasis feature that provides additional output current during transitions to counteract cable loading effects. Op- tional DC balancing on a cycle-to-cycle basis, is also pro- vided to reduce ISI (Inter-Symbol Interference) ...
Page 2
Generalized Transmitter Block Diagram Generalized Receiver Block Diagram Ordering Information Order Number DS90CR483VJD DS90CR484VJD www.national.com Function Transmitter (Serializer) Receiver (Deserializer) 2 10091802 10091803 Package VJD100A VJD100A ...
Page 3
... Absolute Maximum Ratings If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage ( CMOS/TTL Input Voltage LVCMOS/TTL Output Voltage −0. LVDS Receiver Input Voltage LVDS Driver Output Voltage LVDS Output Short Circuit Duration ...
Page 4
Electrical Characteristics Over recommended operating supply and temperature ranges unless otherwise specified. Symbol Parameter LVDS DRIVER DC SPECIFICATIONS |V | Differential Output OD Voltage ∆V Change between Complimentary Output States V Offset Voltage OS ∆V Change ...
Page 5
Transmitter Switching Characteristics Over recommended operating supply and temperature ranges unless otherwise specified. Symbol Parameter LLHT LVDS Low-to-High Transition Time, (Figure 2), PRE = 0.75V (disabled) LVDS Low-to-High Transition Time, (Figure 2), PRE = Vcc (max) LHLT LVDS High-to-Low Transition ...
Page 6
Chipset RSKM Characteristics Over recommended operating supply and temperature ranges unless otherwise specified.(Notes 4, 7). See Applications Infor- mation section for more details on this parameter and how to apply it. Symbol Parameter RSKM Receiver Skew Margin without Deskew in ...
Page 7
AC Timing Diagrams Note 9: The worst case test pattern produces a maximum toggling of digital circuits, LVDS I/O and CMOS/TTL I/O. FIGURE 2. DS90CR483 (Transmitter) LVDS Output Load and Transition Times FIGURE 3. DS90CR484 (Receiver) CMOS/TTL Output Load and ...
Page 8
AC Timing Diagrams FIGURE 5. DS90CR483 (Transmitter) Setup/Hold and High/Low Times FIGURE 6. DS90CR484 (Receiver) Setup/Hold and High/Low Times FIGURE 7. DS90CR483 (Transmitter) Propagation Delay - Latency www.national.com (Continued) 8 10091815 10091816 10091827 ...
Page 9
AC Timing Diagrams (Continued) FIGURE 8. DS90CR484 (Receiver) Propagation Delay - Latency FIGURE 9. DS90CR483 (Transmitter) Phase Lock Loop Set Time 10091828 10091819 9 www.national.com ...
Page 10
AC Timing Diagrams FIGURE 10. DS90CR484 (Receiver) Phase Lock Loop Set Time FIGURE 11. DS90CR483 (Transmitter) Power Down Delay FIGURE 12. DS90CR484 (Receiver) Power Down Delay www.national.com (Continued) 10 10091820 10091821 10091822 ...
Page 11
AC Timing Diagrams (Continued) C — Setup and Hold Time (Internal data sampling window) defined by Rspos (receiver input strobe position) min and max TPPOS — Transmitter output pulse position (min and max) RSKM ≥ Cable Skew (type, length) + ...
Page 12
LVDS Interface Optional features supported: Pre-emphasis, and Deskew FIGURE 15. 48 Parallel TTL Data Bits Mapped to LVDS Outputs with DC Balance Enabled www.national.com 12 10091804 ...
Page 13
LVDS Interface (Continued) Optional feature supported: Pre-emphasis FIGURE 16. 48 Parallel TTL Data Bits Mapped to LVDS Outputs with DC Balance Disabled 13 10091805 www.national.com ...
Page 14
Applications Information The DS90CR483/DS90CR484 chipset is improved over prior generations of Channel Link devices and offers higher band- width support and longer cable drive with three areas of enhancement. To increase bandwidth, the maximum clock rate is increased to 112 ...
Page 15
Applications Information DC Balance mode is set when the BAL pin on the transmitter is tied HIGH - see pin descriptions. DC Balancing is useful on long cable applications which are typically greater than 5 meters in length. 3. Deskew: ...
Page 16
Applications Information generations of Channel Link devices and offers higher band- width support and longer cable drive with the use of DC balanced data transmission, pre-emphasis. Cable drive is enhanced with a user selectable pre-emphasis feature that provides additional output ...
Page 17
... Typical Data Rate vs Cable Length Curve DATA RATE VS CABLE LENGTH TEST PROCEDURE The Data Rate vs Cable Length graph was generated using National Semiconductor’s CLINK3V48BT-112 Evaluation Kit and 3M’s Mini D Ribbon (MDR) Cable under typical conditions (Vcc = 3.3V, Temp = +25˚C). A Tektronix MB100 Bit-Error-Rate Tester ...
Page 18
DS90CR483 Pin Description—Channel Link Transmitter Pin Name I/O TxIN I TxOUTP O TxOUTM O TxCLKIN I TxCLKP O TxCLKM PLLSEL I PRE I DS_OPT I BAL GND I PLLV I CC PLLGND I ...
Page 19
DS90CR484 Pin Description—Channel Link Receiver Pin Name I/O RxINP I RxINM I RxOUT O RxCLKP I RxCLKM I RxCLKOUT O PLLSEL I DESKEW GND I PLLV I CC PLLGND I LVDSV I CC LVDSGND ...
Page 20
Pin Diagram www.national.com Transmitter - DS90CR483 - TQFP (TOP VIEW) 20 10091806 ...
Page 21
Pin Diagram Receiver - DS90CR484 - TQFP (TOP VIEW) 21 10091807 www.national.com ...
Page 22
... BANNED SUBSTANCE COMPLIANCE National Semiconductor certifies that the products and packing materials meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no ‘‘Banned Substances’’ as defined in CSP-9-111S2. ...