VDIP1 FTDI, Future Technology Devices International Ltd, VDIP1 Datasheet - Page 22

MOD MCU-USB HOST CTLR 24-DIP

VDIP1

Manufacturer Part Number
VDIP1
Description
MOD MCU-USB HOST CTLR 24-DIP
Manufacturer
FTDI, Future Technology Devices International Ltd
Series
Vinculumr
Datasheet

Specifications of VDIP1

Main Purpose
Interface, USB 2.0 Host/Controller
Embedded
Yes, ASIC
Utilized Ic / Part
VNC1L-1A
Primary Attributes
Single A-Type Connector, UART / Parallel FIFO / SPI Interfaces
Secondary Attributes
Second USB Port is Available via Pins, Traffic LEDs
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
768-1001
Document Reference No.: FT_000016
VDIP1 Vinculum VNC1L Module Datasheet Version 1.01
Clearance No.: FTDI# 131
`
Appendix B – List of Figures and Tables
List of Figures
Figure 1.1- VDIP1 ......................................................................................................................... 1
Figure 3.1 - VDIP1 Module Pin Out (Top View) .................................................................................. 4
Figure 3.2 – VDIP1 On-Board Jumper Pin Configuration. ................................................................... 6
Figure 3.3 – SPI Slave Data Read Cycle. .......................................................................................... 9
Figure 3.4 – SPI Slave Data Write Cycle. ....................................................................................... 10
Figure 3.5 – SPI Slave Data Timing Diagrams................................................................................. 11
Figure 3.6 - FIFO Read Cycle. ....................................................................................................... 13
Figure 3.7 - FIFO Write Cycle. ...................................................................................................... 14
Figure 5.1 VDIP1 Dimensions (Top View) ....................................................................................... 16
Figure 5.2 VDIP1 Dimensions (Side View) ...................................................................................... 16
Figure 6.1 Additional USB Port Configuration .................................................................................. 17
Figure 7.1 - Schematic Diagram ................................................................................................... 18
List of Tables
Table 3.1 - Pin Signal Descriptions .................................................................................................. 5
Table 3.2 - VDIP1 Port Selection Jumper Pins ................................................................................... 6
Table 3.4 - Default I/O Pin Configuration – UART Interface ................................................................ 8
Table 3.5 - Data and Control Bus Signal Mode Options – SPI Slave Interface ........................................ 9
Table 3.6 - SPI Slave Data Timing ................................................................................................ 11
Table 3.7 - SPI Slave Status Register (ADD=’1’) ............................................................................. 11
Table 3.8 - Default Interface I/O Pin Configuration Option – Paralle FIFO Interface ............................ 12
Table 3.9 FIFO Read Cycle Timing ................................................................................................. 13
Table 3.10 - FIFO Write Cycle Timing ............................................................................................ 14
Copyright © 2010 Future Technology Devices International Limited
21

Related parts for VDIP1