PS12015-A Powerex Inc, PS12015-A Datasheet - Page 5

no-image

PS12015-A

Manufacturer Part Number
PS12015-A
Description
IC CONV AC-DC 3-PHASE 1200V 15A
Manufacturer
Powerex Inc
Datasheet

Specifications of PS12015-A

Voltage - Output
1200V
Number Of Outputs
1
Power (watts)
18000W
Applications
Commercial
Power Supply Type
Switching (Closed Frame)
Voltage - Input
900VAC
Mounting Type
Through Hole
1st Output
1200 VDC @ 15A
Size / Dimension
3.64" L x 3.17" W x 0.8" H (92.5mm x 80.5mm x 20.4mm)
Power (watts) - Rated
18000W
Operating Temperature
-20°C ~ 100°C
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PS12015-A
Manufacturer:
MITSUBISHI
Quantity:
45
Part Number:
PS12015-A
Manufacturer:
MITSUBISHI
Quantity:
452
Part Number:
PS12015-A
Manufacturer:
MIT
Quantity:
20 000
Part Number:
PS12015-A
Quantity:
60
Fig. 4 OUTPUT CURRENT ANALOGUE SIGNALING
Fig. 6 INPUT INTERLOCK OPERATION TIMING CHART
Note : Input interlock protection circuit ; It is operated when the input signals for any upper-arm / lower-arm pair of a phase are simulta-
Fig. 7 TIMING CHART AND SHORT CIRCUIT PROTECTION OPERATION
Note : Short circuit protection operation. The protection operates with “F
neously in “LOW” level.
By this interlocking, both upper and lower IGBTs of this mal-triggered phase are cut off, and “F
interlock” operation the circuit is latched. The “F
whichever comes in later.
gate shutdown is given only to the IGBT that senses an overload (excluding the IGBT for the “Brake”).
LINEARITY
V
C
–400
5
4
3
2
1
0
min
Input signal V
Input signal V
Gate signal V
(ASIPM internal)
Gate signal V
(ASIPM internal)
Real load current peak value.(%)(I
–300
Input signal V
upper arm
Short circuit sensing signal V
Gate signal Vo of each phase
upper arm(ASIPM internal)
max
–200
Analogue output signal
–100
V
data hold range
CIN(p)
CIN(n)
o(p)
o(n)
C
CIN
Error output F
(200%)
of each phase upper arm
of each phase upper arm
of each phase
0
of each phase upper arm
of each phase lower arm
V
C0
100
Error output F
O1
V
V
T
200
S
DH
DL
C
=
c
=5V
=15V
V
=I
20
C
o
0V
0V
0V
0V
+(200%)
300
~
100˚C
2)
400
O1
V
O
C
” is reset by the high-to-low going edge of either an upper-leg, or a lower-leg input,
+
0V
0V
0V
0V
0V
Note ; Ringing happens around the point where the signal output
Fig. 5 OUTPUT CURRENT ANALOGUE SIGNALING
O
” flag and reset on a pulse-by-pulse scheme. The protection by
voltage changes state from “analogue” to “data hold” due
to test circuit arrangement and instrumentational trouble.
Therefore, the rate of change is measured at a 5 s delayed point.
“DATA HOLD” DEFINITION
S
0V
V
C
C
delay time
r
CH
=
V
CH
V
(5 s)
CH
(505 s)-V
V
500 s
CH
O
” signal is outputted. After an “input
(5 s)
CH
(5 s)
V
INSULATED TYPE
PS12015-A
FLAT-BASE TYPE
CH
(505 s)
Jan. 2000

Related parts for PS12015-A