MT5HTF3272PKY-40EB2 Micron Technology Inc, MT5HTF3272PKY-40EB2 Datasheet - Page 9
MT5HTF3272PKY-40EB2
Manufacturer Part Number
MT5HTF3272PKY-40EB2
Description
MODULE DDR2 512MB 244-DIMM
Manufacturer
Micron Technology Inc
Datasheet
1.MT5HTF3272PKY-53EB1.pdf
(15 pages)
Specifications of MT5HTF3272PKY-40EB2
Memory Type
DDR2 SDRAM
Memory Size
256MB
Speed
400MT/s
Package / Case
244-DIMM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
I
Table 8:
PDF: 09005aef818e3e75/Source: 09005aef818e3df5
htf5c32x72k.fm - Rev. B 2/07 EN
Parameter/Condition
Operating one bank active-precharge current:
t
commands; Address bus inputs are switching; Data bus inputs are switching
Operating one bank active-read-precharge current: I
CL = CL (I
t
bus inputs are switching; Data pattern is same as I
Precharge power-down current: All device banks idle;
is LOW; Other control and address bus inputs are stable; Data bus inputs are
floating
Precharge quiet standby current: All device banks idle;
CKE is HIGH, S# is HIGH; Other control and address bus inputs are stable; Data
bus inputs are floating
Precharge standby current: All device banks idle;
HIGH, S# is HIGH; Other control and address bus inputs are switching; Data
bus inputs are switching
Active power-down current: All device banks open;
t
inputs are stable; Data bus inputs are floating
Active standby current: All device banks open;
t
commands; Other control and address bus inputs are switching; Data bus
inputs are switching
Operating burst write current: All device banks open; Continuous burst
writes; BL = 4, CL = CL (I
t
inputs are switching; Data bus inputs are switching
Operating burst read current: All device banks open; Continuous burst
reads; I
t
commands; Address bus inputs are switching; Data bus inputs are switching
Burst refresh current:
interval; CKE is HIGH, S# is HIGH between valid commands; Other control and
address bus inputs are switching; Data bus inputs are switching
Self refresh current: CK and CK# at 0V; CKE ≤0.2V; Other control and
address bus inputs are floating; Data bus inputs are floating
Operating bank interleave read current: All device banks interleaving
reads; I
t
HIGH, S# is HIGH between valid commands; Address bus inputs are stable
during deselects; Data bus inputs are switching
DD
RC =
RCD =
CK =
RAS =
RP =
RAS =
CK =
Specifications
t
t
t
t
RP (I
RC (I
CK (I
CK (I
t
t
OUT
OUT
t
RAS MAX (I
RAS MAX (I
RCD (I
DD
DD
DD
DD
= 0mA; BL = 4, CL = CL (I
= 0mA; BL = 4, CL = CL (I
DD
), AL = 0;
); CKE is HIGH, S# is HIGH between valid commands; Address bus
),
DDR2 I
Values shown for MT47H32M16 DDR2 SDRAM only and are computed from values specified in the
512Mb (32 Meg x 16) component data sheet
); CKE is LOW; Other control and address bus
),
DD
t
t
RAS =
RC =
); CKE is HIGH, S# is HIGH between valid commands; Address
DD
DD
t
t
),
),
CK =
DD
RC (I
t
RAS MIN (I
t
t
DD
t
RP =
RP =
CK =
Specifications and Conditions – 256MB
), AL = 0;
DD
t
CK (I
),
t
t
t
RP (I
RP (I
CK (I
t
RRD =
DD
DD
DD
DD
),
DD
DD
DD
t
); CKE is HIGH, S# is HIGH between valid
CK =
t
); CKE is HIGH, S# is HIGH between valid
); CKE is HIGH, S# is HIGH between valid
RC =
); REFRESH command at every
), AL = 0;
), AL =
t
RRD (I
t
CK (I
t
RC (I
t
DD
RCD (I
DD
t
),
DD
CK =
),
t
t
DD
RCD =
),
CK =
t
t
DD
RAS =
t
CK =
t
4W
RAS =
CK =
t
CK (I
) - 1 x
t
CK (I
t
t
t
RCD (I
OUT
CK (I
CK =
t
t
DD
t
CK (I
RAS MAX (I
t
CK =
RAS MIN (I
t
9
DD
256MB: (x72, SR) 244-Pin DDR2 Mini-RDIMM
),
CK (I
= 0mA; BL = 4,
DD
t
Fast PDN exit
MR[12] = 0
Slow PDN exit
MR[12] = 1
),
DD
DD
CK (I
t
),
CK (I
DD
); CKE is
); CKE is
t
);
RFC (I
DD
Micron Technology, Inc., reserves the right to change products or specifications without notice.
DD
DD
DD
); CKE
);
),
),
DD
)
Symbol
I
I
I
I
I
I
I
DD
DD
DD
DD
I
I
DD
DD
DD
I
I
I
DD
DD
DD
DD
DD
4W
2Q
2N
3N
4R
2P
3P
0
1
5
6
7
Electrical Specifications
1,250
1,175
1,750
-667
600
750
275
300
175
350
925
35
60
35
©2005 Micron Technology, Inc. All rights reserved.
1,025
1,700
-53E
550
675
225
250
150
300
975
875
35
60
35
1,700
-40E
550
650
200
225
125
250
800
775
850
35
60
35
Units
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA