ISL6556BCBZ Intersil, ISL6556BCBZ Datasheet - Page 16

no-image

ISL6556BCBZ

Manufacturer Part Number
ISL6556BCBZ
Description
IC CTRLR MULTIPHASE VRM10 28SOIC
Manufacturer
Intersil
Datasheet

Specifications of ISL6556BCBZ

Applications
Controller, Intel VR10X
Voltage - Input
3 ~ 12 V
Number Of Outputs
4
Voltage - Output
0.84 ~ 1.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
28-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6556BCBZ
Manufacturer:
INTERSIL
Quantity:
1 051
Part Number:
ISL6556BCBZ
Manufacturer:
INTERSI
Quantity:
20 000
Part Number:
ISL6556BCBZ-T
Manufacturer:
INTERSIL
Quantity:
1 999
Part Number:
ISL6556BCBZ-T
Manufacturer:
INTERSIL
Quantity:
20 000
To enable the controller, VCC must be greater than the POR
threshold; the voltage on EN must be greater than 1.24V; For
ISL6556BCR, ENLL must be logic high; and VID cannot be
equal to 111111 or 111110. When each of these conditions
is true, the controller immediately begins the soft-start
sequence.
Soft-Start
During soft-start, the DAC voltage ramps linearly from zero
to the programmed VID level. The PWM signals remain in
the high-impedance state until the controller detects that the
ramping DAC level has reached the output-voltage level.
This protects the system against the large, negative inductor
currents that would otherwise occur when starting with a pre-
existing charge on the output as the controller attempted to
regulate to zero volts at the beginning of the soft-start cycle.
The soft-start time, t
64 switching cycles followed by a linear ramp with a rate
determined by the switching period, 1/f
For example, a regulator with 250kHz switching frequency
having VID set to 1.35V has t
A 100mV offset exists on the remote-sense amplifier at the
beginning of soft-start and ramps to zero during the first 640
cycles of soft-start (704 cycles following enable). This
prevents the large inrush current that would otherwise occur
should the output voltage start out with a slight negative
bias.
During the first 640 cycles of soft-start (704 cycles following
enable) the DAC voltage increments the reference in 25mV
steps. The remainder of soft-start sees the DAC ramping
with 12.5mV steps.
t
SS
3. (ISL6556BCR only) The voltage on ENLL must be logic
4. The VID code must not be 111111 or 111110. These
driver ICs reach their POR level before the ISL6556B
becomes enabled. The schematic in Figure 8
demonstrates sequencing the ISL6556B with the
HIP660X family of Intersil MOSFET drivers, which require
12V bias.
high to enable the controller. This pin is typically
connected to the VID_PGOOD. The ISL6556BBCR has
this signal internally connected high.
codes signal the controller that no load is present. The
controller will enter shut-down mode after receiving either
of these codes and will execute soft-start upon receiving
any other code. These codes can be used to enable or
disable the controller but it is not recommended. After
receiving one of these codes, the controller executes a
2-cycle delay before changing the overvoltage trip level to
the shut-down level and disabling PWM. Overvoltage
shutdown cannot be reset using one of these codes.
=
64
-----------------------------------------
+
1280 VID
f
SW
SS
, begins with a delay period equal to
16
SS
equal to 6.912ms.
SW
.
(EQ. 11)
ISL6556B
Fault Monitoring and Protection
The ISL6556B actively monitors output voltage and current
to detect fault conditions. Fault monitors trigger protective
measures to prevent damage to a microprocessor load. One
common power good indicator is provided for linking to
external system monitors. The schematic in Figure 10
outlines the interaction between the fault monitors and the
power good signal.
Power Good Signal
The power good pin (PGOOD) is an open-drain logic output
that transitions high when the converter is operating after
soft-start. PGOOD pulls low during shutdown and releases
high after a successful soft-start. PGOOD only transitions
low when an undervoltage condition is detected or the
controller is disabled by a reset from EN, ENLL, POR, or one
of the no-CPU VID codes. After an undervoltage event,
VDIFF
FIGURE 10. POWER GOOD AND PROTECTION CIRCUITRY
FIGURE 9. SOFT-START WAVEFORMS WITH AN UN-BIASED
REFERENCE
DAC
75%
VID + 0.2V
UV
OUTPUT. FSW = 500kHz
AND CONTROL LOGIC
+
-
SOFT-START, FAULT
OV
2ms/DIV
VOUT, 500mV/DIV
500µs/DIV
EACH CHANNEL
EN, 5V/DIV
REPEAT FOR
OC
+
-
OC
December 28, 2004
+
-
100µA
I
1
PGOOD
OVP
FN9097.4
100µA
I
AVG

Related parts for ISL6556BCBZ