ISL6423ERZ Intersil, ISL6423ERZ Datasheet - Page 8

IC VREG SGL LNB W/I2C 24-QFN

ISL6423ERZ

Manufacturer Part Number
ISL6423ERZ
Description
IC VREG SGL LNB W/I2C 24-QFN
Manufacturer
Intersil
Datasheet

Specifications of ISL6423ERZ

Applications
Converter, Satellite Set-Top Box Designs
Voltage - Input
8 ~ 14 V
Number Of Outputs
1
Voltage - Output
13.3 ~ 18.3 V, 14.3 ~ 19.3 V
Operating Temperature
-20°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
24-VQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6423ERZ
Manufacturer:
Intersil
Quantity:
350
Part Number:
ISL6423ERZ
Manufacturer:
INTERSIL
Quantity:
172
Part Number:
ISL6423ERZ-T
Manufacturer:
JMICRON
Quantity:
256
Typical Performance Curves
Functional Pin Description
ADDR0 and ADDR1 Logic combination at the ADDR0 and 1 can select four different chip select addresses.
CPVOUT, CPSWIN
TDIN, TDOUT
0.90
0.80
0.70
0.60
0.50
0.40
0.30
0.20
0.10
0.00
FIGURE 2. OUTPUT CURRENT DERATING (HTSSOP)
CPSWOUT
SELVTOP
SYMBOL
BYPASS
PGND
SGND
EXTM
TCAP
GATE
VSW
SDA
VCC
SCL
TXT
FLT
0
CS
VO
20
Bidirectional data from/to I
Clock from I
Input of the linear post-regulator.
Dedicated ground for the output gate driver of respective PWM.
Current sense input; connect the sense resistor Rsc at this pin for desired peak overcurrent value for the boost FET. The
set peak limit is effective in the static mode current limit only (i.e., DCL = HIGH).
Small signal ground for the IC.
Capacitor for setting rise and fall time of the output voltage. Typical value is 0.1µF.
Bypass capacitor for internal 5V.
TXT is the Tone Transmit signal input used to change the Tone Decoder Threshold from TXT = 0, 200mV maximum during
Receive to TXT = 1, 400mV minimum during transmit.
Main power supply to the chip.
This output drives the boost FET gate. The output is held low when VCC is below the UVLO threshold.
Output voltage for the LNB is available at VO pin.
This pin can be used in two ways:
1) As an input for externally modulated Diseqc tone signal which is transferred to the symmetrically onto Vout
2) Alternatively apply a Diseqc modulation envelope which modulates an internal tone and then transfers it symmetrically
onto Vout.
This is an open drain output from the controller. when the flt goes low it indicates that an over temperature, over load fault,
back current fault, UVLO, or an I
the actual cause of the error. A high on the FLT indicates that the device is functioning normally.
A 47n charge pump decoupling capacitor is to be connected to CPVOUT. Connect a 1.5n capacitor between CPSWIN and
CPSWOUT.
When this pin is low the Vout is in the 13V/14V range selected by the I
When this pin is high the 18V/19V range selected by the I
be set low for the SELVTOP pins to be active. Setting VSPEN high disables this pins and voltage selection will be done
using the I
TDIN is the tone decoder input and TDOUT is the tone detector output. TDOUT is an open drain output.
TEMPERATURE (°C)
8
2
C bits VBOT and VTOP only.
2
40
C bus.
60
2
C bus.
I
OUT
2
C reset condition has occurred. The processor should then look at the I
_max
80
ISL6423
FUNCTION
2
C bit VTOP. The Voltage select pin enable VSPEN I
0.90
0.80
0.70
0.60
0.50
0.40
0.30
0.20
0.10
0.00
FIGURE 3. OUTPUT CURRENT DERATING (4x4 QFN)
0
2
C bit VBOT.
20
TEMPERATURE (°C)
40
2
60
C register to get
I
OUT
December 5, 2008
2
C bit must
_max
FN9191.2
80

Related parts for ISL6423ERZ