M25P40-VMN6TP NUMONYX, M25P40-VMN6TP Datasheet - Page 30

IC FLASH 4MBIT 50MHZ 8SOIC

M25P40-VMN6TP

Manufacturer Part Number
M25P40-VMN6TP
Description
IC FLASH 4MBIT 50MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25P40-VMN6TP

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
4M (512K x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-4544-2
497-4544-2
M25P40-VMN6TPTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P40-VMN6TP
Manufacturer:
MICRON
Quantity:
19 000
Part Number:
M25P40-VMN6TP
Manufacturer:
ST
Quantity:
6
Part Number:
M25P40-VMN6TP
Manufacturer:
ST
Quantity:
1 000
Part Number:
M25P40-VMN6TP
Manufacturer:
ST
0
Part Number:
M25P40-VMN6TP
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
M25P40-VMN6TP(V6)
Manufacturer:
ST
0
Part Number:
M25P40-VMN6TP.
Manufacturer:
ST
0
Part Number:
M25P40-VMN6TP/FJ
Manufacturer:
ST
0
Part Number:
M25P40-VMN6TPB
Manufacturer:
MICRON
Quantity:
21 000
Part Number:
M25P40-VMN6TPB
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
M25P40-VMN6TPB
Manufacturer:
Numonyx
Quantity:
22 500
Part Number:
M25P40-VMN6TPB
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
M25P40-VMN6TPB
0
Company:
Part Number:
M25P40-VMN6TPB
Quantity:
12 500
Company:
Part Number:
M25P40-VMN6TPB
Quantity:
12 500
6.9
30/61
Sector Erase (SE)
The Sector Erase (SE) instruction sets to 1 (FFh) all bits inside the chosen sector. Before it
can be accepted, a Write Enable (WREN) instruction must previously have been executed.
After the Write Enable (WREN) instruction has been decoded, the device sets the Write
Enable Latch (WEL).
The Sector Erase (SE) instruction is entered by driving Chip Select (S) Low, followed by the
instruction code, and three address bytes on Serial Data input (D). Any address inside the
Sector (see
must be driven Low for the entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the last address byte has been
latched in, otherwise the Sector Erase (SE) instruction is not executed. As soon as Chip
Select (S) is driven High, the self-timed Sector Erase cycle (whose duration is t
initiated. While the Sector Erase cycle is in progress, the Status Register may be read to
check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1
during the self-timed Sector Erase cycle, and is 0 when it is completed. At some unspecified
time before the cycle is completed, the Write Enable Latch (WEL) bit is reset.
A Sector Erase (SE) instruction applied to a page which is protected by the Block Protect
(BP2, BP1, BP0) bits (see
Figure 15. Sector Erase (SE) instruction sequence
1. Address bits A23 to A19 are Don’t Care.
Table
S
C
D
3) is a valid address for the Sector Erase (SE) instruction. Chip Select (S)
0
Table 3
1
2
Instruction
3
and
4
Figure
Table
5
6
15.
2) is not executed.
7
MSB
23 22
8
9
24 Bit Address
2
29 30 31
1
0
AI03751D
SE
) is

Related parts for M25P40-VMN6TP