AT24C02B-TH-T Atmel, AT24C02B-TH-T Datasheet - Page 6

IC EEPROM 2KBIT 1MHZ 8TSSOP

AT24C02B-TH-T

Manufacturer Part Number
AT24C02B-TH-T
Description
IC EEPROM 2KBIT 1MHZ 8TSSOP
Manufacturer
Atmel
Datasheet

Specifications of AT24C02B-TH-T

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
2K (256 x 8)
Speed
400kHz, 1MHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-TSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
AT24C02B-10TU-1.8 SL383
AT24C02B-10TU-1.8 SL383

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT24C02B-TH-T
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Company:
Part Number:
AT24C02B-TH-T
Quantity:
4 068
Company:
Part Number:
AT24C02B-TH-T
Quantity:
4 068
3. Device Operation
Figure 3-1.
6
SCL
SDA
AT24C02B
Software reset
Start bit
CLOCK and DATA TRANSITIONS: The SDA pin is normally pulled high with an external device.
Data on the SDA pin may change only during SCL low time periods (see
Data changes during SCL high periods will indicate a start or stop condition as defined below.
START CONDITION: A high-to-low transition of SDA with SCL high is a start condition which
must precede any other command (see
STOP CONDITION: A low-to-high transition of SDA with SCL high is a stop condition. After a
read sequence, the stop command will place the EEPROM in a standby power mode (see
ure 5-3 on page
ACKNOWLEDGE: All addresses and data words are serially transmitted to and from the
EEPROM in 8-bit words. The EEPROM sends a zero to acknowledge that it has received each
word. This happens during the ninth clock cycle.
STANDBY MODE: The AT24C02B features a low-power standby mode which is enabled: (a)
upon power-up and (b) after the receipt of the STOP bit and the completion of any internal
operations.
2-Wire Software Reset: After an interruption in protocol, power loss or system reset, any 2-wire
part can be reset by following these steps: (a) Create a start bit condition, (b) clock 9 cycles, (c)
create another start bit followed by stop bit condition as shown below. The device is ready for
next communication after above steps have been completed.
1
8).
2
Dummy Clock Cycles
3
Figure 5-3 on page
8
9
8).
Start bit
Figure 5-2 on page
5126H–SEEPR–8/07
Stop b
Fig-
8).

Related parts for AT24C02B-TH-T