EVAL-AD7656-1SDZ Analog Devices, EVAL-AD7656-1SDZ Datasheet - Page 9

no-image

EVAL-AD7656-1SDZ

Manufacturer Part Number
EVAL-AD7656-1SDZ
Description
Data Conversion IC Development Tools Evaluation Control Board
Manufacturer
Analog Devices
Type
ADCr
Series
AD7656-1r
Datasheet

Specifications of EVAL-AD7656-1SDZ

Rohs
yes
Product
Evaluation Boards
Tool Is For Evaluation Of
AD7656-1
Interface Type
SPI
Operating Supply Voltage
4.75 V to 16.5 V
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Factory Pack Quantity
1
Data Sheet
TIMING SPECIFICATIONS
AV
T
Table 4.
Parameter
PARALLEL INTERFACE
PARALLEL READ OPERATION
PARALLEL WRITE OPERATION
SERIAL INTERFACE
1
2
Sample tested during initial release to ensure compliance. All input signals are specified with t
A buffer is used on the DOUTx pins (Pin 5 to Pin 7) for this measurement.
A
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
f
t
t
t
t
t
t
CC
= T
SCLK
CONVERT
QUIET
ACQ
10
1
WAKE-UP
2
3
4
5
6
7
8
9
11
12
13
14
15
16
17
18
19
20
21
2
and DV
MIN
to T
1
CC
MAX
= 4.75 V to 5.25 V, V
, unless otherwise noted.
V
3
150
550
25
60
2
25
0
0
0
45
45
10
12
6
15
0
5
5
5
18
12
22
0.4 × t
0.4 × t
10
18
DRIVE
DD
< 4.75 V
= 5 V to 16.5 V, V
SCLK
SCLK
Figure 2. Load Circuit for Digital Output Timing Specifications
Limit at t
TO OUTPUT
V
3
150
550
25
60
2
25
0
0
0
36
36
10
12
6
15
0
5
5
5
18
12
22
0.4 × t
0.4 × t
10
18
DRIVE
MIN,
PIN
= 4.75 V to 5.25 V
SS
SCLK
SCLK
t
= −5 V to −16.5 V, V
MAX
25pF
Rev. D | Page 9 of 32
C
L
200µA
200µA
I
I
OL
OH
R
Unit
µs typ
ns min
ns min
ns min
ns max
ms max
µs max
ns min
ns min
ns min
ns min
ns max
ns min
ns max
ns min
ns min
ns min
ns min
ns min
ns min
MHz max
ns max
ns max
ns min
ns min
ns min
ns max
= t
DRIVE
F
= 5 ns (10% to 90% of V
1.6V
= 2.7 V to 5.25 V, V
AD7656-1/AD7657-1/AD7658-1
Description
Conversion time, internal clock
Minimum quiet time required between bus
relinquish and start of next conversion
Acquisition time
Minimum CONVST low pulse
CONVST high to BUSY high
STBY rising edge to CONVST rising edge
Partial power-down mode
BUSY to RD delay
CS to RD setup time
CS to RD hold time
RD pulse width
Data access time after RD falling edge
Data hold time after RD rising edge
Bus relinquish time after RD rising edge
Minimum time between reads
WR pulse width
CS to WR setup time
CS to WR hold time
Data setup time before WR rising edge
Data hold after WR rising edge
Frequency of serial read clock
Delay from CS until DOUTx three-state
disabled
Data access time after SCLK rising edge/CS
falling edge
SCLK low pulse width
SCLK high pulse width
SCLK to data valid hold time after SCLK
falling edge
CS rising edge to DOUTx high impedance
DD
) and timed from a voltage level of 1.6 V.
REF
= 2.5 V internal/external,

Related parts for EVAL-AD7656-1SDZ