DS1251Y-70+ Maxim Integrated Products, DS1251Y-70+ Datasheet - Page 4

IC NVSRAM 4MBIT 70NS 32DIP

DS1251Y-70+

Manufacturer Part Number
DS1251Y-70+
Description
IC NVSRAM 4MBIT 70NS 32DIP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS1251Y-70+

Format - Memory
RAM
Memory Type
NVSRAM (Non-Volatile SRAM)
Memory Size
4M (512K x 8)
Speed
70ns
Interface
Parallel
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Package / Case
32-DIP Module (600 mil), 32-EDIP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
be kept valid throughout the write cycle.
(t
write
then
DATA RETENTION MODE
The 5V device is fully accessible and data can be written or read only when V
However, when V
internal clock registers and SRAM are blocked from any access. When V
point, V
o
The 3.3V device is fully accessible and data can be written or read only when V
When V
the device power is switched from V
greater than V
below V
n
All control, data, and address signals must be powered down when V
PHANTOM CLOCK OPERATION
Communication with the phantom clock is established by pattern recognition on a serial bit stream of
64 bits, which must be matched by executing 64 consecutive write cycles containing the prop
D
After recognition is established, the next 64 re
p
Data transfer to and from the timekeeping function is accomplished with a serial bit stream under control
of
the
phantom clock. Therefore, any address to the memory in the socket is acceptable. However, the write
cycles generated to gain access to the phantom clock are also writing data to a location in the mated
RAM. The preferred way to manage this requirement is to set aside just one address location in RAM as a
phantom clock scratch pad. When the first write cycle is executed, it is compared to bit 0 of the 64-bit
comparison register. If a match is found, the pointer increments to the next location of the comparison
register and awaits the next write cycle. If a match is not found, the pointer does not advance and all
subsequent write cycles are ignored. If a read cycle occurs at any time during pattern recognition, the
present sequence is aborted and the comparison register pointer is reset. Pattern recognition continues for
a total of 64 write cycles as described above until all the bits in the comparison register have been
matched (Figure 1). With a correct match for 64 bits, the phantom clock is enabled and data transfer to or
CE
CE
peration and SRAM data are maintained from the battery until V is returned to nominal levels.
ominal levels.
hantom clock, and memory access is inhibited.
WR
Q0. All accesses that occur prior to recognition of the 64-bit pattern are directed to memory.
chip e ble, output enable, and write enable. Initially, a read cycle to any memory location using the
first b
and
) before another cycle can be initiated. The
and
WE
cy
cles to avoid bus contention. However, if the output b
SO
CC
BAT
OE
na
will disable the outputs in t
WE
it o
(battery supply level), device power is switched from the V
falls below the power-fail point, V
. RT
control of the phantom clock starts the pattern recognition sequence by moving a pointer to
f the 64-bit comparison register. Next, 64 consecutive write cycles are executed using the
BAT
control of the SmartWatch. These 64 write cycles are used only to gain access to the
C operation and SRAM data are maintained from the battery until V
, the device power is switched from V
CC
is below the power-fail point, V
ODW
CC
to the backup supply (V
from its falling edge.
WE
PF
mu return to the high state for a minimum recovery time
, access to the device is inhibited. If V
ad or write cycles either extract or update data in the
OE
st
4 of 21
control signal should be kept ina ve (hi ) during
PF
CC
(point at which write protection occurs), the
to the backup supply (V
us has been enabled (
BAT
CC
) when V
CC
is powered down.
CC
CC
pin to the backup batter
falls below the battery switch
CC
drops below V
CC
CC
BAT
is greater than V
CE
is greater than V
cti
PF
) when V
is less than V
CC
and
is returned to
PF
OE
gh
er data on
. If V
CC
y. RTC
active)
drops
PF
BAT,
PF
PF.
is
.

Related parts for DS1251Y-70+