CAT25320VI-G ON Semiconductor, CAT25320VI-G Datasheet
CAT25320VI-G
Specifications of CAT25320VI-G
Available stocks
Related parts for CAT25320VI-G
CAT25320VI-G Summary of contents
Page 1
CAT25320 32-Kb SPI Serial CMOS EEPROM Description The CAT25320 is a 32−Kb Serial CMOS EEPROM device internally organized as 4096x8 bits. This features a 32−byte page write buffer and supports the Serial Peripheral Interface (SPI) protocol. The device is enabled ...
Page 2
Table 1. ABSOLUTE MAXIMUM RATINGS Operating Temperature Storage Temperature Voltage on any Pin with Respect to Ground (Note 1) Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions ...
Page 3
Table 5. A.C. CHARACTERISTICS Symbol Parameter f Clock Frequency SCK t Data Setup Time SU t Data Hold Time H t SCK High Time WH t SCK Low Time WL t HOLD to Output Low (Note 5) ...
Page 4
... Figure 2. Synchronous Data Timing http://onsemi.com 4 Opcode Operation 0000 0110 Enable Write Operations 0000 0100 Disable Write Operations 0000 0101 Read Status Register 0000 0001 Write Status Register 0000 0011 Read Data from Memory 0000 0010 Write Data to Memory CNS DIS HI−Z , either CC ...
Page 5
... Low X High X High allowed to protect a quarter, one half or the entire memory, by setting these bits according to Table 9. The protected blocks then become read−only. The WPEN (Write Protect Enable) bit acts as an enable for the WP pin. Hardware write protection is enabled when the WP pin is low and the WPEN bit is 1 ...
Page 6
... The CAT25320 device powers up into a write disable state. The device contains a Write Enable Latch (WEL) which must be set before attempting to write to the memory array or to the status register. In addition, the address of the memory location( written must be outside the protected area, as defined by BP0 and BP1 bits from the status register ...
Page 7
Byte Write Once the WEL bit is set, the user may execute a write sequence, by sending a WRITE instruction, a 16−bit address and data as shown in Figure 5. Only 12 significant address bits are used by the CAT25320. ...
Page 8
Write Status Register The Status Register is written by sending a WRSR instruction according to timing shown in Figure 7. Only bits 2, 3 and 7 can be written using the WRSR command SCK OPCODE ...
Page 9
... Read from Memory Array To read from memory, the host sends a READ instruction followed by a 16−bit address (see Table 11 for the number of significant address bits). After receiving the last address bit, the CAT25320 will respond by shifting out data on the SO pin (as shown in Figure 9). Sequentially stored data can be read out by simply continuing to run the clock ...
Page 10
... The CS input must be set high after the proper number of clock cycles to start the internal write cycle. Access to the memory array during an internal write cycle is ignored and programming is continued. Any invalid op−code will be ignored and the serial output pin (SO) will drops remain in the high impedance state ...
Page 11
PIN # 1 IDENTIFICATION D TOP VIEW SIDE VIEW Notes: (1) All dimensions are in millimeters. (2) Complies with JEDEC MS-001. PACKAGE DIMENSIONS PDIP−8, 300 mils CASE 646AA−01 ISSUE A SYMBOL ...
Page 12
PIN # 1 IDENTIFICATION TOP VIEW SIDE VIEW Notes: (1) All dimensions are in millimeters. Angles in degrees. (2) Complies with JEDEC MS-012. PACKAGE DIMENSIONS SOIC 8, 150 mils CASE 751BD−01 ISSUE O SYMBOL ...
Page 13
E1 e TOP VIEW SIDE VIEW Notes: (1) All dimensions are in millimeters. Angles in degrees. (2) Complies with JEDEC MO-153. PACKAGE DIMENSIONS TSSOP8, 4.4x3 CASE 948AL−01 ISSUE O SYMBOL MIN A A1 0.05 A2 ...
Page 14
D E PIN#1 INDEX AREA TOP VIEW SYMBOL MIN NOM A 0.70 0.75 A1 0.00 0.02 A2 0.45 0.55 A3 0.20 REF b 0.20 0.25 D 1.90 2.00 D2 1.30 1.40 E 2.90 3.00 E2 1.20 1.30 e 0.50 TYP ...
Page 15
D E PIN #1 INDEX AREA TOP VIEW SYMBOL MIN NOM A 0.45 0.50 A1 0.00 0.02 A3 0.127 REF b 0.20 0.25 D 1.90 2.00 D2 1.50 1.60 E 2.90 3.00 E2 0.10 0.20 e 0.50 TYP K 0.10 ...
Page 16
... All packages are RoHS−compliant (Lead−free, Halogen−free). 10. The standard lead finish is NiPdAu. 11. The device used in the above example is a CAT25320VI−GT3 (SOIC, Industrial Temperature, NiPdAu, Tape & Reel, 3,000/Reel). 12. For additional package and temperature options, please contact your nearest ON Semiconductor Sales office. ...