CAT24C256LI-G ON Semiconductor, CAT24C256LI-G Datasheet - Page 4

no-image

CAT24C256LI-G

Manufacturer Part Number
CAT24C256LI-G
Description
IC EEPROM 256KBIT 400KHZ 8DIP
Manufacturer
ON Semiconductor
Datasheets

Specifications of CAT24C256LI-G

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
256K (32K x 8)
Speed
400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-DIP (0.300", 7.62mm)
Organization
32 K x 8
Interface Type
I2C
Maximum Clock Frequency
0.1 MHz
Access Time
3500 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.8 V
Maximum Operating Current
1 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 3.3 V, 5 V
Density
256Kb
Access Time (max)
500ns
Frequency (max)
1MHz
Write Protection
Yes
Data Retention
100Year
Operating Supply Voltage (typ)
1.8/2.5/3.3/5V
Package Type
PDIP
Operating Temp Range
-40C to 85C
Supply Current
3mA
Operating Supply Voltage (min)
1.7V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Industrial
Mounting
Through Hole
Pin Count
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
24C256LI-G

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT24C256LI-G
Manufacturer:
ON
Quantity:
5 000
Part Number:
CAT24C256LI-G
Manufacturer:
ON/安森美
Quantity:
20 000
Company:
Part Number:
CAT24C256LI-G
Quantity:
102 250
Part Number:
CAT24C256LI-G (
Manufacturer:
ON/安森美
Quantity:
20 000
Power-On Reset (POR)
Reset (POR) circuitry which protects the internal logic
against powering up in the wrong state.
exceeds the POR trigger level and will power down into
Reset mode when V
This bi−directional POR behavior protects the device
against brown−out failure, following a temporary loss of
power.
Pin Description
SCL: The Serial Clock input pin accepts the Serial Clock
signal generated by the Master.
SDA: The Serial Data I/O pin receives input data and
transmits data stored in EEPROM. In transmit mode, this pin
is open drain. Data is acquired on the positive edge, and is
delivered on the negative edge of SCL.
A
These pins have on−chip pull−down resistors.
WP: The Write Protect input pin inhibits all write
operations, when pulled HIGH. This pin has an on−chip
pull−down resistor.
Functional Description
(I
that sends data to the bus as a transmitter and a device
receiving data as a receiver. Data flow is controlled by a
Master device, which generates the serial clock and all
START and STOP conditions. The CAT24C256 acts as a
Slave device. Master and Slave alternate as either
transmitter or receiver. Up to 8 devices may be connected to
the bus as determined by the device address inputs A
and A
I
two wires are connected to the V
resistors. Master and Slave devices connect to the 2−wire
bus via their respective SCL and SDA pins. The transmitting
2
C Bus Protocol
0
2
The CAT24C256 Die Rev. C incorporates Power−On
The device will power up into Standby mode after V
The CAT24C256 supports the Inter−Integrated Circuit
The I
C) Bus data transmission protocol, which defines a device
, A
1
2
.
and A
2
C bus consists of two ‘wires’, SCL and SDA. The
2
: The Address pins accept the device address.
CC
drops below the POR trigger level.
CC
supply via pull−up
http://onsemi.com
0
, A
CC
1
,
4
device pulls down the SDA line to ‘transmit’ a ‘0’ and
releases it to ‘transmit’ a ‘1’.
busy (see A.C. Characteristics).
while the SCL line is HIGH. An SDA transition while SCL
is HIGH will be interpreted as a START or STOP condition
(Figure 2).
START
of a HIGH to LOW transition on SDA while SCL is HIGH.
The START acts as a ‘wake−up’ call to all receivers. Absent
a START, a Slave will not respond to commands.
STOP
of a LOW to HIGH transition on SDA while SCL is HIGH.
The STOP starts the internal Write cycle (when following a
Write command) or sends the Slave into standby mode
(when following a Read command).
Device Addressing
condition on the bus. The Master then broadcasts an 8−bit
serial Slave address. The first 4 bits of the Slave address are
set to 1010, for normal Read/Write operations (Figure 3).
The next 3 bits, A
devices. The last bit, R/W, specifies whether a Read (1) or
Write (0) operation is to be performed.
Acknowledge
with an acknowledge (ACK) by pulling down the SDA line
during the 9th clock cycle (Figure 4). The Slave will also
acknowledge the byte address and every data byte presented
in Write mode. In Read mode the Slave shifts out a data byte,
and then releases the SDA line during the 9th clock cycle. If
the Master acknowledges the data, then the Slave continues
transmitting. The Master terminates the session by not
acknowledging the last data byte (NoACK) and by sending
a STOP to the Slave. Bus timing is illustrated in Figure 5.
Data transfer may be initiated only when the bus is not
During data transfer, the SDA line must remain stable
The START condition precedes all commands. It consists
The STOP condition completes all commands. It consists
The Master initiates data transfer by creating a START
After processing the Slave address, the Slave responds
2
, A
1
and A
0
, select one of 8 possible Slave

Related parts for CAT24C256LI-G