93LC66B-I/SN Microchip Technology, 93LC66B-I/SN Datasheet - Page 7

no-image

93LC66B-I/SN

Manufacturer Part Number
93LC66B-I/SN
Description
IC EEPROM 4KBIT 2MHZ 8SOIC
Manufacturer
Microchip Technology
Datasheets

Specifications of 93LC66B-I/SN

Memory Size
4K (256 x 16)
Package / Case
8-SOIC (3.9mm Width)
Operating Temperature
-40°C ~ 85°C
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
2MHz
Interface
Microwire, 3-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Organization
256 K x 16
Interface Type
Microwire
Maximum Clock Frequency
2 MHz
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
2 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 5.5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
93LC66B-I/SNG
93LC66B-I/SNG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
93LC66B-I/SN
Manufacturer:
AD
Quantity:
101
Part Number:
93LC66B-I/SN
Manufacturer:
MICROCHIP
Quantity:
261
Part Number:
93LC66B-I/SN
Manufacturer:
MIC
Quantity:
20 000
2.4
The ERASE instruction forces all data bits of the speci-
fied address to the logical ‘1’ state. CS is brought low
following the loading of the last address bit. This falling
edge of the CS pin initiates the self-timed program-
ming cycle, except on ‘93C’ devices where the rising
edge of CLK before the last address bit initiates the
write cycle.
FIGURE 2-1:
FIGURE 2-2:
© 2008 Microchip Technology Inc.
CLK
CLK
DO
DO
CS
DI
CS
DI
Erase
High-Z
High-Z
93AA66A/B/C, 93LC66A/B/C, 93C66A/B/C
1
1
ERASE TIMING FOR 93AA AND 93LC DEVICES
ERASE TIMING FOR 93C DEVICES
1
1
1
1
A
A
N
N
A
A
N
N
-1 A
-1 A
N
N
-2
-2
•••
•••
A0
A0
The DO pin indicates the Ready/
device if CS is brought high after a minimum of 250 ns
low (T
is still in progress. DO at logical ‘1’ indicates that the
register at the specified address has been erased and
the device is ready for another instruction.
Note:
T
T
CSL
CSL
CSL
). DO at logical ‘0’ indicates that programming
Issuing a Start bit and then taking CS low
will clear the Ready/
T
WC
T
T
T
SV
WC
SV
Check Status
Check Status
Busy
Busy
Ready
Ready
Busy
Busy
status from DO.
DS21795D-page 7
High-Z
High-Z
status of the
T
T
CZ
CZ

Related parts for 93LC66B-I/SN