AT24C128C-MAHM-T Atmel, AT24C128C-MAHM-T Datasheet - Page 10

no-image

AT24C128C-MAHM-T

Manufacturer Part Number
AT24C128C-MAHM-T
Description
EEPROM SERIAL EEPROM 128K (16K x 8) 2WIRE 1.7V
Manufacturer
Atmel
Datasheet

Specifications of AT24C128C-MAHM-T

Rohs
yes
Memory Size
128 Kbit
Organization
16384 x 8
Data Retention
40 yr
Maximum Clock Frequency
1000 kHz
Maximum Operating Current
3 mA
Operating Supply Voltage
1.7 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
UDFN-8
Interface Type
2-Wire Serial
Minimum Operating Temperature
- 40 C
Factory Pack Quantity
5000
Supply Voltage - Max
5.5 V
Supply Voltage - Min
1.7 V
8.
Write Operations
Byte Write: A write operation requires two 8-bit data word addresses following the device address word and
acknowledgment. Upon receipt of this address, the EEPROM will again respond with a zero, and then clock in the first
8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a zero. The addressing device, such as
a microcontroller, must then terminate the write sequence with a stop condition. At this time, the EEPROM enters an
internally-timed write cycle, t
EEPROM will not respond until the write is complete (See
Figure 8-1. Byte Write
Note:
Page Write: The 128K EEPROM is capable of 64-byte page writes.
A page write is initiated the same way as a byte write, but the microcontroller does not send a stop condition after the first
data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can
transmit up to 63 more data words. The EEPROM will respond with a zero after each data word received. The
microcontroller must terminate the page write sequence with a stop condition (See
Figure 8-2. Page Write
Note:
The data word address lower six bits are internally incremented following the receipt of each data word. The higher data
word address bits are not incremented, retaining the memory page row location. When the word address, internally
generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than 64
data words are transmitted to the EEPROM, the data word address will roll-over and the previous data will be
overwritten. The address roll-over during write is from the last byte of the current page to the first byte of the same page.
Acknowledge Polling: Once the internally-timed write cycle has started and the EEPROM inputs are disabled,
acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The
read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM
respond with a zero, allowing the read or write sequence to continue.
SDA Line
SDA Line
* = Don’t care bit
* = Don’t care bit
S
T
A
R
T
S
A
R
T
T
M
M
S
B
S
B
Address
Address
Device
Device
WR
W
W
R
T
E
R
W
I
W
/
R
E
R
T
I
/
, to the nonvolatile memory. All inputs are disabled during this write cycle and the
C
K
A
C
A
K
Word Address
Word Address
First
First
A
C
K
C
A
K
Word Address
Word Address
Second
Figure
Second
7-1).
A
C
K
C
K
A
Atmel AT24C128C [DATASHEET]
Data (n)
Data
Figure
A
C
K
C
K
A
8-2).
S
O
P
T
Data (n + x)
8734B–SEEPR–9/2012
A
C
K
S
O
T
P
10

Related parts for AT24C128C-MAHM-T