74ALVCH16501DG-T NXP Semiconductors, 74ALVCH16501DG-T Datasheet
74ALVCH16501DG-T
Specifications of 74ALVCH16501DG-T
Related parts for 74ALVCH16501DG-T
74ALVCH16501DG-T Summary of contents
Page 1
... Direct interface with TTL levels Current drive Universal bus transceiver with D-type latches and D-type flip-flops capable of operating in transparent, latched or clocked mode All inputs have bus hold circuitry Output drive capability 50 transmission lines at 85 C ...
Page 2
... NXP Semiconductors 3. Ordering information Table 1. Ordering information Type number Package Temperature range Name 40 C to +85 C 74ALVCH16501DGG 40 C to +85 C 74ALVCH16501DL 4. Functional diagram A10 16 A11 17 A12 19 A13 20 A14 21 A15 ...
Page 3
... NXP Semiconductors Fig 3. Bus hold circuit OEAB OEBA Fig 4. Logic diagram 74ALVCH16501 Product data sheet V CC data input CPBA LEBA CPAB LEAB IDENTICAL CHANNELS All information provided in this document is subject to legal disclaimers. Rev. 5 — 10 July 2012 74ALVCH16501 18-bit universal bus transceiver ...
Page 4
... NXP Semiconductors 5. Pinning information 5.1 Pinning Fig 5. Pin configuration 5.2 Pin description Table 2. Pin description Symbol Pin OEAB 1 LEAB A17 10, 12, 13, 14, 15, 16, 17, 19, 20, 21, 23, 24, 26 GND 4, 11, 18, 25, 29, 32, 39, 46, 53 22, 35 OEBA 27 LEBA 28 74ALVCH16501 Product data sheet ...
Page 5
... NXP Semiconductors Table 2. Pin description …continued Symbol Pin CPBA B17 54, 52, 51, 49, 48, 47, 45, 44, 43, 42, 41, 40, 38, 37, 36, 34, 33, 31 CPAB 55 6. Functional description 6.1 Function table [1] Table 3. Function table Inputs OEAB LEAB CPAB ...
Page 6
... NXP Semiconductors Table 4. Limiting values …continued In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). Symbol Parameter I ground current GND T storage temperature stg P total power dissipation tot [1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ...
Page 7
... NXP Semiconductors 9. Static characteristics Table 6. Static characteristics At recommended operating conditions. Voltages are referenced to GND (ground = 0 V). Symbol Parameter = 40 C to +85 C T amb V HIGH-level input voltage IH V LOW-level input voltage IL V HIGH-level output voltage OH V LOW-level output voltage OL I input leakage current ...
Page 8
... NXP Semiconductors 10. Dynamic characteristics Table 7. Dynamic characteristics At recommended operating conditions. Voltages are referenced to GND (ground = 0 V); test circuit Symbol Parameter = 40 C to +85 C T amb f maximum frequency max t propagation delay pd t enable time en t disable time dis 74ALVCH16501 Product data sheet ...
Page 9
... NXP Semiconductors Table 7. Dynamic characteristics At recommended operating conditions. Voltages are referenced to GND (ground = 0 V); test circuit Symbol Parameter t pulse width W t set-up time su t hold time h C power dissipation PD capacitance [1] All typical values are measured at T [2] Typical values are measured at V [3] ...
Page 10
... NXP Semiconductors 11. Waveforms Measurement points are given in V and V are typical output levels that occur with the output load Fig 6. Propagation delay, data input (An, Bn) to data output (Bn, An) OEAB, OEBA input An, Bn output LOW-to-OFF OFF-to-LOW An, Bn output HIGH-to-OFF ...
Page 11
... NXP Semiconductors Measurement points are given in V and V are typical output levels that occur with the output load Fig 8. Propagation delay, latch enable input (LEAB, LEBA) and clock pulse input (CPAB, CPBA) to data output, and pulse width An, Bn input CPxx, LExx ...
Page 12
... NXP Semiconductors 12. Test information Test data is given in Table Definitions for test circuit Load resistance Load capacitance includes jig and probe capacitance Termination resistance should be equal External voltage for measuring switching times. EXT Fig 10. Load circuit for measuring switching times Table 9 ...
Page 13
... NXP Semiconductors 13. Package outline TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6 pin 1 index 1 DIMENSIONS (mm are the original dimensions). A UNIT max. 0.15 1.05 mm 1.2 0.25 0.05 0.85 Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. ...
Page 14
... NXP Semiconductors SSOP56: plastic shrink small outline package; 56 leads; body width 7 pin 1 index 1 e DIMENSIONS (mm are the original dimensions) A UNIT max. 0.4 2.35 mm 2.8 0.25 0.2 2.20 Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION IEC SOT371-1 Fig 12 ...
Page 15
... NXP Semiconductors 14. Abbreviations Table 10. Abbreviations Acronym Description CMOS Complementary Metal-Oxide Semiconductor DUT Device Under Test TTL Transistor-Transistor Logic 15. Revision history Table 11. Revision history Document ID Release date Data sheet status 74ALVCH16501 v.5 20120710 • Modifications: Table 8 corrected (errata). 74ALVCH16501 v.4 20111117 • Modifications: Legal pages updated. ...
Page 16
... Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice ...
Page 17
... Product data sheet NXP Semiconductors’ specifications such use shall be solely at customer’s own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors’ ...
Page 18
... NXP Semiconductors 18. Contents 1 General description . . . . . . . . . . . . . . . . . . . . . . 1 2 Features and benefits . . . . . . . . . . . . . . . . . . . . 1 3 Ordering information . . . . . . . . . . . . . . . . . . . . . 2 4 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2 5 Pinning information . . . . . . . . . . . . . . . . . . . . . . 4 5.1 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 5.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 4 6 Functional description . . . . . . . . . . . . . . . . . . . 5 6.1 Function table . . . . . . . . . . . . . . . . . . . . . . . . . . 5 7 Limiting values Recommended operating conditions Static characteristics Dynamic characteristics . . . . . . . . . . . . . . . . . . 8 11 Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 12 Test information ...