K9K8G08U0M Samsung, K9K8G08U0M Datasheet - Page 39

no-image

K9K8G08U0M

Manufacturer Part Number
K9K8G08U0M
Description
1G x 8 Bit / 2G x 8 Bit NAND Flash Memory
Manufacturer
Samsung
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K9K8G08U0M-PCB0
Manufacturer:
SAMSUNG
Quantity:
5 800
Part Number:
K9K8G08U0M-PCB0
Manufacturer:
SAMSUNG
Quantity:
6 990
Part Number:
K9K8G08U0M-PCB0
Manufacturer:
SAMSUNG
Quantity:
10 000
Part Number:
K9K8G08U0M-PIB0
Manufacturer:
EPCOS
Quantity:
12 000
Part Number:
K9K8G08U0M-PIB0
Manufacturer:
SAMSUNG
Quantity:
5 800
Device Operation
PAGE READ
Page read is initiated by writing 00h-30h to the command register along with five address cycles. After initial power up, 00h command
is latched. Therefore only five address cycles and 30h command initiates that operation after initial power up. The 2,112 bytes of data
within the selected page are transferred to the data registers in less than 20µs(t
this data transfer(tR) by analyzing the output of R/B pin. Once the data in a page is loaded into the data registers, they may be read
out in 25ns cycle time by sequentially pulsing RE. The repetitive high to low transitions of the RE clock make the device output the
data starting from the selected column address up to the last column address.
The device may output random data in a page instead of the consecutive sequential data by writing random data output command.
The column address of next data, which is going to be out, may be changed to the address which follows random data output com-
mand. Random data output can be operated multiple times regardless of how many times it is done in a page.
Figure 6. Read Operation
I/Ox
CLE
CE
WE
ALE
R/B
RE
K9WAG08U1M
K9K8G08U0M
00h
Col. Add.1,2 & Row Add.1,2,3
Address(5Cycle)
30h
Data Field
t
R
39
Spare Field
R
). The system controller can detect the completion of
Data Output(Serial Access)
FLASH MEMORY
Preliminary

Related parts for K9K8G08U0M