K6R1008C1C-C10 SAMSUNG [Samsung semiconductor], K6R1008C1C-C10 Datasheet - Page 6

no-image

K6R1008C1C-C10

Manufacturer Part Number
K6R1008C1C-C10
Description
128Kx8 Bit High-Speed CMOS Static RAM(5V Operating). Operated at Commercial and Industrial Temperature Ranges.
Manufacturer
SAMSUNG [Samsung semiconductor]
Datasheet
K6R1008C1C-C/C-L, K6R1008C1C-I/C-P
TIMING WAVEFORM OF WRITE CYCLE(2)
TIMING WAVEFORM OF WRITE CYCLE(1)
Address
CS
WE
Data in
Data out
OE
Address
CS
WE
Data in
Data out
NOTES(READ CYCLE)
1. WE is high for read cycle.
2. All read cycle timing is referenced from the last valid address to the first transition address.
3. t
4. At any given temperature and voltage condition, t
5. Transition is measured 200mV from steady state voltage with Load(B). This parameter is sampled and not 100% tested.
6. Device is continuously selected with CS=V
7. Address valid prior to coincident with CS transition low.
8. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle.
V
device.
HZ
OL
levels.
and t
OHZ
are defined as the time at which the outputs achieve the open circuit condition and are not referenced to V
High-Z
High-Z
t
t
AS(4)
AS(4)
(OE= Clock)
(OE=Low Fixed)
IL.
t
OHZ(6)
- 6 -
HZ
(Max.) is less than t
t
WHZ(6)
t
t
AW
AW
t
t
CW(3)
CW(3)
t
t
WC
t
WC
WP1(2)
t
WP(2)
High-Z(8)
High-Z(8)
LZ
Valid Data
(Min.) both for a given device and from device to
Valid Data
t
t
DW
DW
t
t
t
WR(5)
t
DH
WR(5)
DH
t
OW
CMOS SRAM
PRELIMINARY
PRELIMINARY
September 2001
(10)
Revision 3.0
(9)
OH
or

Related parts for K6R1008C1C-C10