EM25LV512-25KGBS EMC [ELAN Microelectronics Corp], EM25LV512-25KGBS Datasheet - Page 10

no-image

EM25LV512-25KGBS

Manufacturer Part Number
EM25LV512-25KGBS
Description
512 K (64K x 8) Bits Serial Flash Memory
Manufacturer
EMC [ELAN Microelectronics Corp]
Datasheet
This specification is subject to change without further notice. (11.08.2004 V1.0)
Signal
W#
1
0
1
0
SRWD
Bit
0
0
1
1
When the SRWD bit of the Status Register is set to “1,” two conditions need to be considered
according to the state with which Write Protect (W#) is in:
Regardless of the order of the above two conditions, the Hardware Protected Mode (HPM)
can be entered by–
or
The only way to exit from the Hardware Protected Mode (HPM) once it is entered, is to drive
Write Protect (W#) High. If Write Protect (W#) is permanently tied to High, the Hardware
Protected Mode (HPM) can never be activated. However, the Software Protected Mode
(SPM) can be activated by using the Block Protect (BP1, BP0) bits of the Status Register.
Protected
Hardware
Protected
Software
Mode
(SPM)
(HPM)
If Write Protect (W#) is driven High, it is allowed to write to the Status Register provided
that the Write enable Latch (WEL) bit has been previously set by a Write Enable (WREN)
instruction.
If Write Protect (W#) is driven Low, it is not allowed to write to the Status Register even if
the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN)
instruction (attempts to write to the Status Register will be rejected and will not be
accepted for execution). Therefore, all data bytes in the memory area that are software
protected (SPM) by the Block Protect (BP1, BP0) bits of the Status Register, are also
hardware protected against data modification.
setting the Status Register Write Disable (SRWD) bit after driving Write Protect (W#)
Low,
driving Write Protect (W#) Low after setting the Status Register Write Disable (SRWD)
bit.
Status Register is Writable (provided
that the WREN instruction has set the
WEL bit).
The values in the SRWD, BP1 and
BP0 bits can be changed.
Status Register is Hardware write
protected. The values in the SRWD,
BP1 and BP0 bits cannot be
changed.
Write Protection of the
Status Register
Table 6: Protection Modes
512 K (64K x 8) Bits Serial Flash Memory
Protected against Page
Program, Block Erase
and Chip Erase.
Protected against Page
Program, Block Erase
and Chip Erase.
Protected Area
SPECIFICATION
Memory Content
1
EM25LV512
Ready to accept Page
Program, and Block
Erase instructions.
Ready to accept Page
Program, and Block
Erase instructions.
Unprotected Area
Page 10 of 30
1

Related parts for EM25LV512-25KGBS