EPXA1 ALTERA [Altera Corporation], EPXA1 Datasheet - Page 8

no-image

EPXA1

Manufacturer Part Number
EPXA1
Description
Excalibur Device Overview
Manufacturer
ALTERA [Altera Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPXA10-DEV-BOARD
Manufacturer:
ALTERA
0
Part Number:
EPXA10F1020
Manufacturer:
XILINX
0
Part Number:
EPXA10F1020
Manufacturer:
ALTERA
0
Part Number:
EPXA10F1020
Manufacturer:
ALTERA
Quantity:
2
Part Number:
EPXA10F1020C1
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EPXA10F1020C1
Manufacturer:
ALTERA
0
Part Number:
EPXA10F1020C1ES
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EPXA10F1020C1ES
Manufacturer:
ALTERA
0
Part Number:
EPXA10F1020C2
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EPXA10F1020C2ES
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EPXA10F1020C3
Manufacturer:
ALTERA
Quantity:
3 000
Excalibur Device Overview
8
I
I
I
I
PLD designers can take full advantage of the extensive range of
Altera intellectual property (IP) Megacore
complex system-on-a-programmable-chip (SOPC) designs in
minimal time but with maximum customization.
The bidirectional bridges and dual-port memory interfaces between
the embedded stripe and the PLD are synchronous to the clock
domain that drives them; however, the embedded processor domain
and the PLD domains are asynchronous. The clock domain for each
side of the interfaces can be optimized for performance. The
bidirectional bridges handle the resynchronization across the
domains and are capable of supporting 32-bit data accesses to the
entire 4-Gbyte address range (32-bit address bus).
The SDRAM memory controller PLL allows users to tune the
frequency of the system clock to the speed of the external memory
implemented in their systems.
Internal Memory
The embedded stripe contains both single-port and dual-port SRAM.
There are two blocks of single-port SRAM; both are accessible to the
AHB masters via an arbitrated interface within memory. Each block
is independently arbitrated, allowing one block to be accessed by one
bus master while the other block is accessed by the other bus master.
Up to 256 Kbytes of single-port SRAM are available, as two blocks of
2 × 128 Kbytes. Each single-port SRAM block is byte-addressable.
The size of the SRAM blocks depends on the device, as shown in
Table
enabled by the slave interface. The behavior of byte and half-word
reads is controlled by the system endianness.
Peripherals that exchange data using the on-chip dual-port
RAM
High speed data paths under embedded processor control
Multi-processor systems, using multiple Nios embedded
processor solutions
Additional embedded processor interrupt sources and controls
1. Byte, half-word and word accesses are allowed and are
®
functions to implement
Altera Corporation

Related parts for EPXA1