LM81CIMT-31 National Semiconductor, LM81CIMT-31 Datasheet - Page 27

no-image

LM81CIMT-31

Manufacturer Part Number
LM81CIMT-31
Description
Serial Interface ACPI-Compatible Microprocessor System
Manufacturer
National Semiconductor
Datasheet
0-6
Bit
Bit
0
1
2
3
4
5
6
7
7
Functional Description
13.7 Interrupt Mask Register 2 — Address 44h
Power on default –
13.8 Reserved Register — Address 45h
Power on default –
13.9 CI Clear Register — Address 46h
Power on default –
+12Vin
Vccp2
Reserved
Reserved
Chassis Intrusion
Reserved
Reserved
RESET Enable
Reserved
CI Clear
Name
Name
<
<
<
7:0
7:0
7:0
>
>
>
= 0000 0000 binary
= 00h. Read/Write for backwards compatibility.
= 0000 0000 binary
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/
Read/
Write
Write
(Continued)
A one disables the corresponding interrupt status bit for INT interrupt.
A one disables the corresponding interrupt status bit for INT interrupt.
A one disables the corresponding interrupt status bit for INT interrupt.
<
A one outputs a minimum 20 ms active low pulse on the Chassis Intrusion pin. The
register bit self clears after the pulse has been output. This bit is mirrored in
Configuration Register bit 6.
7
>
= 1 in INT Mask Register 2 enables the RESET in the Configuration Register.
27
Description
Description
www.national.com

Related parts for LM81CIMT-31