24LC21 MicrochipTechnology, 24LC21 Datasheet - Page 9

no-image

24LC21

Manufacturer Part Number
24LC21
Description
1K2.5VDualModeI2CSerialEEPROM
Manufacturer
MicrochipTechnology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24LC21
Quantity:
5 510
Part Number:
24LC21-I/P
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
24LC21-I/P
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24LC21-I/SN
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
24LC21-I/SN
Manufacturer:
MIC
Quantity:
1 000
Part Number:
24LC21-I/SN
Manufacturer:
MIC
Quantity:
20 000
Part Number:
24LC21/P
Manufacturer:
Microchip Technology
Quantity:
1 792
Part Number:
24LC21/P
Manufacturer:
NSMDA
Quantity:
5 510
Part Number:
24LC21/P
Manufacturer:
MICR
Quantity:
20 000
Company:
Part Number:
24LC21/SN
Quantity:
1 370
Part Number:
24LC211
Manufacturer:
ST
0
Part Number:
24LC211
Manufacturer:
ST
Quantity:
20 000
7.0
Read operations are initiated in the same way as write
operations with the exception that the R/W bit of the
slave address is set to one. There are three basic types
of read operations: current address read, random read
and sequential read.
7.1
The 24LC21 contains an address counter that main-
tains the address of the last word accessed, internally
incremented by one. Therefore, if the previous access
(either a read or write operation) was to address n, the
next current address read operation would access data
from address n + 1. Upon receipt of the slave address
with R/W bit set to one, the 24LC21 issues an acknowl-
edge and transmits the eight bit data word. The master
will not acknowledge the transfer but does generate a
stop condition and the 24LC21 discontinues transmis-
sion (Figure 7-1).
7.2
Random read operations allow the master to access
any memory location in a random manner. To perform
this type of read operation, first the word address must
be set. This is done by sending the word address to the
24LC21 as part of a write operation. After the word
address is sent, the master generates a start condition
following the acknowledge. This terminates the write
operation, but not before the internal address pointer is
FIGURE 7-1:
FIGURE 7-2:
1996 Microchip Technology Inc.
READ OPERATION
Current Address Read
Random Read
BUS ACTIVITY
MASTER
SDA LINE
BUS ACTIVITY
BUS ACTIVITY
MASTER
SDA LINE
BUS ACTIVITY
CURRENT ADDRESS READ
RANDOM READ
S
T
A
R
T
S
CONTROL
BYTE
S
T
A
R
T
S
A
C
K
CONTROL
BYTE
ADDRESS (n)
WORD
set. Then the master issues the control byte again but
with the R/W bit set to a one. The 24LC21 will then
issue an acknowledge and transmits the eight bit data
word. The master will not acknowledge the transfer but
does generate a stop condition and the 24LC21 discon-
tinues transmission (Figure 7-2).
7.3
Sequential reads are initiated in the same way as a ran-
dom read except that after the 24LC21 transmits the
first data byte, the master issues an acknowledge as
opposed to a stop condition in a random read. This
directs the 24LC21 to transmit the next sequentially
addressed 8 bit word (see Figure 7-3).
To provide sequential reads the 24LC21 contains an
internal address pointer which is incremented by one at
the completion of each operation. This address pointer
allows the entire memory contents to be serially read
during one operation.
7.4
The 24LC21 employs a V
which disables the internal erase/write logic if the V
is below 1.5 volts at nominal conditions.
The SCL and SDA inputs have Schmitt trigger and filter
circuits which suppress noise spikes to assure proper
device operation even on a noisy bus.
A
C
K
S
T
A
R
T
S
A
C
K
CONTROL
Sequential Read
Noise Protection
BYTE
DATA n
A
C
K
CC
DATA n
threshold detector circuit
O
N
A
C
K
24LC21
S
T
O
P
P
N
O
A
C
K
DS21095F-page 9
S
T
O
P
P
CC

Related parts for 24LC21