24LC16 MicrochipTechnology, 24LC16 Datasheet - Page 6

no-image

24LC16

Manufacturer Part Number
24LC16
Description
16K2.5VI2COSerialEEPROM
Manufacturer
MicrochipTechnology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24LC16
Manufacturer:
CONEXANT
Quantity:
72
Part Number:
24LC16
Manufacturer:
ATMEL
Quantity:
1 354
Part Number:
24LC16
Manufacturer:
ATC
Quantity:
20 000
Part Number:
24LC16-I
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24LC164/SN
Manufacturer:
NEC
Quantity:
50
Part Number:
24LC164I/P
Quantity:
5 510
Part Number:
24LC164I/P
Manufacturer:
QTC
Quantity:
5 510
Part Number:
24LC168-I/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24LC16A
Manufacturer:
ATC
Quantity:
20 000
Part Number:
24LC16B
Manufacturer:
ST
0
Part Number:
24LC16B-E/P
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
24LC16B
5.0
Since the device will not acknowledge during a write
cycle, this can be used to determine when the cycle is
complete (this feature can be used to maximize bus
throughput). Once the stop condition for a write com-
mand has been issued from the master, the device ini-
tiates the internally timed write cycle. ACK polling can
be initiated immediately. This involves the master send-
ing a start condition followed by the control byte for a
write command (R/W = 0). If the device is still busy with
the write cycle, then no ACK will be returned. If the
cycle is complete, then the device will return the ACK
and the master can then proceed with the next read or
write command. See Figure 5-1 for flow diagram.
FIGURE 5-1:
6.0
The 24LC16B can be used as a serial ROM when the
WP pin is connected to V
inhibited and the entire memory will be write-protected.
DS20070G-page 6
ACKNOWLEDGE POLLING
WRITE PROTECTION
Initiate Write Cycle
Send Control Byte
Write Command
with R/W = 0
Acknowledge
Condition to
Send Stop
(ACK = 0)?
Send Start
Did Device
Operation
ACKNOWLEDGE POLLING
FLOW
Send
Next
YES
CC
. Programming will be
NO
7.0
Read operations are initiated in the same way as write
operations with the exception that the R/W bit of the
slave address is set to one. There are three basic types
of read operations: current address read, random read,
and sequential read.
7.1
The 24LC16B contains an address counter that main-
tains the address of the last word accessed, internally
incremented by one. Therefore, if the previous access
(either a read or write operation) was to address n, the
next current address read operation would access data
from address n + 1. Upon receipt of the slave address
with R/W bit set to one, the 24LC16B issues an
acknowledge and transmits the eight bit data word. The
master will not acknowledge the transfer but does gen-
erate a stop condition and the 24LC16B discontinues
transmission (Figure 7-1).
7.2
Random read operations allow the master to access
any memory location in a random manner. To perform
this type of read operation, first the word address must
be set. This is done by sending the word address to the
24LC16B as part of a write operation. After the word
address is sent, the master generates a start condition
following the acknowledge. This terminates the write
operation, but not before the internal address pointer is
set. Then the master issues the control byte again but
with the R/W bit set to a one. The 24LC16B will then
issue an acknowledge and transmits the 8-bit data
word. The master will not acknowledge the transfer but
does generate a stop condition and the 24LC16B dis-
continues transmission (Figure 7-2).
7.3
Sequential reads are initiated in the same way as a ran-
dom read except that after the 24LC16B transmits the
first data byte, the master issues an acknowledge as
opposed to a stop condition in a random read. This
directs the 24LC16B to transmit the next sequentially
addressed 8-bit word (Figure 7-3).
To provide sequential reads the 24LC16B contains an
internal address pointer which is incremented by one at
the completion of each operation. This address pointer
allows the entire memory contents to be serially read
during one operation.
7.4
The 24LC16B employs a V
which disables the internal erase/write logic if the V
is below 1.5 volts at nominal conditions.
The SCL and SDA inputs have Schmitt trigger and filter
circuits which suppress noise spikes to assure proper
device operation even on a noisy bus.
READ OPERATION
Current Address Read
Random Read
Sequential Read
Noise Protection
1996 Microchip Technology Inc.
CC
threshold detector circuit
CC

Related parts for 24LC16