X24C01S XICOR [Xicor Inc.], X24C01S Datasheet - Page 5

no-image

X24C01S

Manufacturer Part Number
X24C01S
Description
Serial E2PROM
Manufacturer
XICOR [Xicor Inc.]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X24C01S
Manufacturer:
XICOR
Quantity:
20 000
Part Number:
X24C01S-2.7T1
Manufacturer:
XICOR
Quantity:
3 048
Part Number:
X24C01S-27T4-C7383
Manufacturer:
XICOR
Quantity:
2 948
Part Number:
X24C01SI
Manufacturer:
XICOR
Quantity:
20 000
Part Number:
X24C01SI-3.5
Manufacturer:
XICOP
Quantity:
1 581
Part Number:
X24C01SI-3.5
Manufacturer:
XICOP
Quantity:
1 581
Part Number:
X24C01SI-3.5T3
Manufacturer:
XICOR
Quantity:
5 083
Part Number:
X24C01SI-3.5T3
Manufacturer:
XICOR
Quantity:
2 500
Part Number:
X24C01SI-3.5T3
Manufacturer:
XICOR
Quantity:
20 000
Company:
Part Number:
X24C01SI-3.5T3
Quantity:
10 000
Part Number:
X24C01SIT2
Manufacturer:
STM
Quantity:
1 832
Part Number:
X24C01SIT2
Manufacturer:
XICOR
Quantity:
5 073
Part Number:
X24C01SIT2
Manufacturer:
XICOR
Quantity:
20 000
X24C01
WRITE OPERATIONS
Byte Write
To initiate a write operation, the master sends a start
condition followed by a seven bit word address and a write
bit. The X24C01 responds with an acknowledge, then
waits for eight bits of data and then responds with an
acknowledge. The master then terminates the transfer by
generating a stop condition, at which time the X24C01
begins the internal write cycle to the nonvolatile memory.
While the internal write cycle is in progress, the X24C01
inputs are disabled, and the device will not respond to any
requests from the master. Refer to Figure 4 for the
address, acknowledge and data transfer sequence.
Page Write
The most significant five bits of the word address define
Figure 4. Byte Write
Figure 5. Page Write
BUS ACTIVITY:
SDA LINE
BUS ACTIVITY:
X24C01
R
S
T
A
T
S
M
S
B
BUS ACTIVITY:
SDA LINE
BUS ACTIVITY:
X24C01
ADDRESS (n)
WORD
S
B
L
W
R
/
S
T
A
R
T
S
A
C
K
M
S
B
ADDRESS (n)
WORD
DATA n
5
S
B
L
the page address. The X24C01 is capable of a four byte
page write operation. It is initiated in the same manner as
the byte write operation, but instead of terminating the
transfer of data after the first data byte, the master can
transmit up to three more bytes. After the receipt of each
data byte, the X24C01 will respond with an acknowledge.
After the receipt of each data byte, the two low order
address bits are internally incremented by one. The high
order five bits of the address remain constant. If the
master should transmit more than four data bytes prior
to generating the stop condition, the address counter will
“roll over” and the previously transmitted data will be
overwritten. As with the byte write operation, all inputs
are disabled until completion of the internal write cycle.
Refer to Figure 5 for the address, acknowledge and data
transfer sequence.
W
R
/
A
C
K
A
C
K
DATA n+1
DATA n
A
C
K
C
A
K
S
O
P
P
T
DATA n+3
A
C
K
O
S
T
P
P
3837 FHD F09
3837 FHD F10

Related parts for X24C01S