W25Q40BVSNIG WINBOND [Winbond], W25Q40BVSNIG Datasheet - Page 59

no-image

W25Q40BVSNIG

Manufacturer Part Number
W25Q40BVSNIG
Description
4M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
Manufacturer
WINBOND [Winbond]
Datasheet
8.2.39
The Read Security Register instruction is similar to the Fast Read instruction and allows one or more data
bytes to be sequentially read from one of the three security registers. The instruction is initiated by driving
the /CS pin low and then shifting the instruction code “48h” followed by a 24-bit address (A23-A0) and
eight “dummy” clocks into the DI pin. The code and address bits are latched on the rising edge of the CLK
pin. After the address is received, the data byte of the addressed memory location will be shifted out on
the DO pin at the falling edge of CLK with most significant bit (MSB) first. The byte address is
automatically incremented to the next byte address after each byte of data is shifted out. Once the byte
address reaches the last byte of the register (byte FFh), it will reset to 00h, the first byte of the register,
and continue to increment. The instruction is completed by driving /CS high. The Read Security Register
instruction sequence is shown in figure 37. If a Read Security Register instruction is issued while an
Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any
effects on the current cycle. The Read Security Register instruction allows clock rates from D.C. to a
maximum of F
Read Security Registers (48h)
Security Register #1
Security Register #2
Security Register #3
R
ADDRESS
(see AC Electrical Characteristics).
Figure 37. Read Security Registers Instruction Sequence
Instruction (48h)
Instruction (48h)
A23-16
00h
00h
00h
- 59 -
A15-12
0 0 0 1
0 0 1 0
0 0 1 1
Publication Release Date: July 08, 2010
0 0 0 0
0 0 0 0
0 0 0 0
A11-8
Preliminary - Revision B
W25Q40BV
Byte Address
Byte Address
Byte Address
A7-0

Related parts for W25Q40BVSNIG