AT24C64B-10PI-1.8 ATMEL [ATMEL Corporation], AT24C64B-10PI-1.8 Datasheet - Page 3

no-image

AT24C64B-10PI-1.8

Manufacturer Part Number
AT24C64B-10PI-1.8
Description
2 WIRE SERIAL EEPROM
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet
Pin Description
Memory Organization
3350C–SEEPR–5/04
SERIAL CLOCK (SCL): The SCL input is used to positive edge clock data into each
EEPROM device and negative edge clock data out of each device.
SERIAL DATA (SDA): The SDA pin is bidirectional for serial data transfer. This pin is
open-drain driven and may be wire-ORed with any number of other open-drain or open
collector devices.
DEVICE/ADDRESSES (A2, A1, A0): The A2, A1 and A0 pins are device address inputs
that are hard wired or left not connected for hardware compatibility with other AT24CXX
devices. When the pins are hardwired, as many as eight 64K devices may be addressed
on a single bus system (device addressing is discussed in detail under the Device
Addressing section). If the pins are left floating, the A2, A1 and A0 pins will be internally
pulled down to GND if the capacitive coupling to the circuit board V
If coupling is >3pF, Atmel recommends connecting the address pins to GND.
WRITE PROTECT (WP): The write protect input, when connected to GND, allows nor-
mal write operations. When WP is connected high to V
upper quandrant (16K bits) of memory are inhibited. If the pin is left floating, the WP pin
will be internally pulled down to GND if the capacitive coupling to the circuit board V
plane is <3pF. If coupling is >3pF, Atmel recommends connecting the pin to GND.
AT24C64B, 64K SERIAL EEPROM: The 64K is internally organized as 256 pages of
32 bytes each. Random word addressing requires a 13 bit data word address.
CC
, all write operations to the
AT24C64B
CC
plane is <3pF.
CC
3

Related parts for AT24C64B-10PI-1.8