MPC8533E_11 FREESCALE [Freescale Semiconductor, Inc], MPC8533E_11 Datasheet - Page 16

no-image

MPC8533E_11

Manufacturer Part Number
MPC8533E_11
Description
MPC8533E PowerQUICC III Integrated Processor Hardware Specifications
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
RESET Initialization
4.5
For information on the input clocks of other functional blocks of the platform such as SerDes, and eTSEC,
see the specific section of this document.
5
This section describes the AC electrical specifications for the RESET initialization timing requirements of
the MPC8533E.
SDRAM component(s).
Table 9
6
This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the
MPC8533E. Note that DDR SDRAM is GV
16
Required assertion time of HREST
Minimum assertion time for SRESET
PLL input setup time with stable SYSCLK before HRESET
negation
Input setup time for POR configs (other than PLL config) with
respect to negation of HRESET
Input hold time for all POR configs (including PLL config) with
respect to negation of HRESET
Maximum valid-to-high impedance time for actively driven POR
configs with respect to negation of HRESET
Note:
1. SYSCLK is the primary clock input for the MPC8533E.
Core and platform PLL lock times
Local bus PLL
PCI bus lock time
RESET Initialization
DDR and DDR2 SDRAM
provides the PLL lock times.
Other Input Clocks
MPC8533E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 5
Table 8
Parameter/Condition
Parameter/Condition
provides the RESET initialization AC timing specifications for the DDR
Table 8. RESET Initialization Timing Specifications
Table 9. PLL Lock Times
DD
(typ) = 2.5 V and DDR2 SDRAM is GV
Min
100
100
3
4
2
Min
Max
5
1
Max
100
50
50
Freescale Semiconductor
SYSCLKs
SYSCLKs
SYSCLKs
SYSCLKs
Unit
DD
μs
μs
Unit
μs
μs
(typ) = 1.8 V.
μs
Notes
Notes
1
1
1
1

Related parts for MPC8533E_11