XC9536XV-7PC44I XILINX [Xilinx, Inc], XC9536XV-7PC44I Datasheet - Page 2

no-image

XC9536XV-7PC44I

Manufacturer Part Number
XC9536XV-7PC44I
Description
High-performance CPLD
Manufacturer
XILINX [Xilinx, Inc]
Datasheet
XC9536XV High-performance CPLD
Supported I/O Standards
Table 1: IOSTANDARD Options
The XC9536XV CPLD features both LVCMOS and LVTTL
I/O implementations. See
2
LVTTL
LVCMOS2
X25TO18
IOSTANDARD
JTAG Port
I/O/GCK
I/O/GSR
Function block outputs (indicated by the bold line) drive the I/O Blocks directly.
I/O/GTS
V
3.3V
2.5V
1.8V
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
Table 1
CCIO
for I/O standard voltages.
3
1
1
2
3
Figure 2: XC9536XV Architecture
Controller
Blocks
JTAG
I/O
www.xilinx.com
The LVTTL I/O standard is a general purpose EIA/JEDEC
standard for 3.3V applications that use an LVTTL input
buffer and Push-Pull output buffer. The LVCMOS2 standard
is used in 2.5V applications.
XC9500XV CPLDs are also 1.8V I/O compatible. The
X25TO18 setting is provided for generating 1.8V compatible
outputs from a CPLD normally operating in a 2.5V environ-
ment. The default I/O Standard for pads without IOSTAN-
DARD attributes is LVTTL for XC9500XV devices.
In-System Programming Controller
18
18
54
54
Macrocells
Macrocells
Function
Function
Block 1
Block 2
1 to 18
1 to 18
DS053_02_041200
DS053 (v2.6) April 15, 2005
Product Specification
R

Related parts for XC9536XV-7PC44I