DAC250Y BURR-BROWN [Burr-Brown Corporation], DAC250Y Datasheet - Page 5

no-image

DAC250Y

Manufacturer Part Number
DAC250Y
Description
Dual, 12-Bit, 125MSPS DIGITAL-TO-ANALOG CONVERTER
Manufacturer
BURR-BROWN [Burr-Brown Corporation]
Datasheet
DAC2902
TIMING DIAGRAM
DIGITAL INPUTS AND TIMING
The data input ports of the DAC2902 accepts a standard
positive coding with data bit D11 being the most significant
bit (MSB). The converter outputs support a clock rate of up
to 125MSPS. The best performance will typically be achieved
with a symmetric duty cycle for write and clock; however,
the duty cycle may vary as long as the timing specifications
are met. Also, the set-up and hold times may be chosen
within their specified limits.
All digital inputs of the DAC2902 are CMOS compatible.
The logic thresholds depend on the applied digital supply
voltages, such that they are set to approximately half the
supply voltage; V
is designed to operate with a digital supply (+V
to +5.5V.
SBAS167A
th
= +V
D
/2 (±20% tolerance). The DAC2902
DATA IN
WRT1
WRT2
SYMBOL
t
t
t
t
t
t
CLK1
CLK2
S
H
LPW,
CW
PD
SET
I
I
OUT
OUT
1
2
t
CPW
Delay Rising CLK Edge to
Latch/Clock Pulsewidth
Settling Time (0.1%)
Propagation Delay
Rising WRT Edge
Input Setup Time
Input Hold Time
DESCRIPTION
D
) of +3.0V
t
S
D[11:0]
t
t
CPW
LPW
t
H
t
CW
(n)
50%
The two converter channels within the DAC2902 consist of
two independent, 12-bit, parallel data ports. Each DAC-
channel is controlled by its own set of write (WRT1, WRT2)
and clock (CLK1, CLK2) inputs. Here, the WRT lines
control the channel input latches and the CLK lines control
the DAC latches. The data is first loaded into the input latch
by a rising edge of the WRT line. This data is presented to
the DAC latch on the following falling edge of the WRT
signal. On the next rising edge of the CLK line, the DAC is
updated with the new data and the analog output signal will
change accordingly. The double latch architecture of the
DAC2902 results in a defined sequence for the WRT and
CLK signals, expressed by parameter ‘t
ing is observed when the rising edge of CLK occurs at the
same time, or before, the rising edge of the WRT signal. This
condition can simply be met by connecting the WRT and
CLK lines together. Note that all specifications were mea-
sured with the WRT and CLK lines connected together.
MIN
1.5
3.5
D[11:0]
2
0
t
SET
I
(n + 1)
t
OUT(n)
PD
TYP
30
4
1
I
OUT(n +1)
t
PW
MAX
– 2
UNITS
ns
ns
ns
ns
ns
ns
CW
’. A correct tim-
5

Related parts for DAC250Y