MAX6886 MAXIM [Maxim Integrated Products], MAX6886 Datasheet - Page 11

no-image

MAX6886

Manufacturer Part Number
MAX6886
Description
Pin-Selectable, Hex Power-Supply Supervisory Circuit
Manufacturer
MAXIM [Maxim Integrated Products]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX6886ETP+
Manufacturer:
Maxim Integrated Products
Quantity:
135
MARGIN allows system-level testing while power sup-
plies exceed the normal operating ranges. Drive
MARGIN low to hold RESET in its existing state while
system-level testing occurs. Leave MARGIN uncon-
nected or connect to DBP if unused. An internal 10µA
current source pulls MARGIN to DBP. MARGIN over-
rides MR if both are asserted at the same time.
The MAX6886’s watchdog circuit monitors the µP’s
activity. If the µP does not toggle the watchdog input
(WDI) within the watchdog timeout period, RESET
asserts. The internal watchdog timer is cleared by a
reset, or by a transition at WDI (which can detect puls-
es as short as 50ns.) The watchdog timer remains
cleared while RESET is asserted. The timer starts
counting as soon as RESET goes high (see Figure 2).
The MAX6886 features two modes of watchdog timer
operation: normal and initial modes. At power-up, after a
reset event, or after the watchdog timer expires, the ini-
tial watchdog timeout is active (t
sition on WDI, the normal watchdog timeout is active
(t
determined by the value of the capacitor connected
between SWT and ground. The initial watchdog timeout
is approximately 64 times the normal watchdog timeout.
Figure 2. Watchdog, Reset, and Power-Up Timing Diagram
WD
). The initial and normal watchdog timeouts are
______________________________________________________________________________________
Margin Output Disable ( MARGIN )
*t
V
CC
WDI
RESET
OR IN1–IN4
IS THE INITIAL WATCHDOG TIMER PERIOD.
WDI
WDI
Pin-Selectable, Hex Power-Supply
Watchdog Timer
2.5V
). After the first tran-
t
D-PO
t
RP
*t
WDI
Connect a capacitor from SWT to GND to determine the
normal watchdog timeout period according to the fol-
lowing equation:
where t
example, a 1µF capacitor gives a normal timeout peri-
od of 4.68s and an initial watchdog timeout period of
approximately 4.5 minutes. Connect SWT to V
the factory-default watchdog normal and initial timeouts
of 1.6s and 102.4s, respectively. Choose a low-leakage
capacitor for C
connecting SWT to GND. WDI is internally pulled down
to GND through a 10µA current sink.
The reset output is typically connected to the reset
input of a µP. A µP’s reset input starts or restarts the µP
in a known state. RESET goes low whenever one or
more input voltage (IN1–IN6) monitors drop below their
respective thresholds, when MR is pulled low for a mini-
mum of 1µs, or when the watchdog timer expires.
RESET remains low for its reset timeout period (t
after all assertion-causing conditions have been
cleared (see Figure 2).
WD
Supervisory Circuit
is in seconds and C
t
WD
C
SWT
t
SWT
RP
. Disable the watchdog timer by
=
*t
WDI
4 348
.
t
WD
SWT
x
10
is in Farads. As an
RESET Output
6
CC
to use
RP
11
)

Related parts for MAX6886