MAX5841LEUB MAXIM [Maxim Integrated Products], MAX5841LEUB Datasheet - Page 11

no-image

MAX5841LEUB

Manufacturer Part Number
MAX5841LEUB
Description
Quad, 10-Bit, Low-Power, 2-Wire, Serial Voltage-Output DAC
Manufacturer
MAXIM [Maxim Integrated Products]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX5841LEUB
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX5841LEUB+
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX5841LEUB+T
Quantity:
15
Part Number:
MAX5841LEUB+T
Manufacturer:
MAXIM
Quantity:
58
to the selected power-down mode based on the states
of PD0 and PD1 (Table 1). Any combination of the four
DACs can be controlled with a single write sequence.
In read mode (R/W = 1), the MAX5841 writes the con-
tents of the DAC register to the bus. The direction of
data flow reverses following the address acknowledge
by the MAX5841. The device transmits the first byte of
data, waits for the master to acknowledge, then trans-
mits the second byte. Figure 8 shows an example read
data sequence.
The MAX5841 is compatible with existing I
SCL and SDA are high-impedance inputs; SDA has an
open drain that pulls the data line low during the ninth
clock pulse. The Typical Operating Circuit shows a typ-
ical I
ports the standard I
general call address is ignored. The MAX5841 address
is compatible with the 7-bit I
only. No 10-bit address formats are supported.
When the MAX5841 detects an address mismatch, the
serial interface disconnects the SCL signal from the
core circuitry. This minimizes digital feedthrough
caused by the SCL signal on a static output. The serial
interface reconnects the SCL signal once a valid
START condition is detected.
Figure 6. Example Write Command Sequences
2
C application. The communication protocol sup-
Digital Feedthrough Suppression
MSB
MSB
S
S
______________________________________________________________________________________
A6
A6
Quad, 10-Bit, Low-Power, 2-Wire, Serial
2
C 8-bit communications. The
MSB
MSB
A5
D5
A5
X
D4
A4
A4
X
2
C addressing protocol
D3
A3
A3
D
Read Data Format
D2
I
A2
A2
C
EXAMPLE WRITE TO POWER-DOWN REGISTER SEQUENCE
2
C Compatibility
D1
A1
A1
B
2
EXAMPLE WRITE DATA SEQUENCE
C systems.
D0
A0
A0
A
R/W
R/W
PD1
LSB
LSB
S1
PD0
LSB
LSB
S0
ACK
ACK
ACK
ACK
MSB
MSB
The MAX5841 2-wire digital interface is I
compatible. The two digital inputs (SCL and SDA) load
the digital input serially into the DAC. Schmitt-trigger
buffered inputs allow slow-transition interfaces such as
optocouplers to interface directly to the device. The
digital inputs are compatible with CMOS logic levels.
Careful PC board layout is important for optimal system
performance. Keep analog and digital signals separate
to reduce noise injection and digital feedthrough. Use a
ground plane to ensure that the ground return from
GND to the power-supply ground is short and low
impedance. Bypass V
ground as close to the device as possible.
TRANSISTOR COUNT: 17,213
PROCESS: BiCMOS
C3
C3
Figure 7. Extended Command Byte Definition
C2
C2
P
P
Voltage-Output DAC
Power-Supply Bypassing and Ground
C1
C1
X
Digital Inputs and Interface Logic
C0
C0
X
Applications Information
D9
D9
D
D8
D8
DD
C
D7
D7
with a 0.1µF capacitor to
Chip Information
LSB
LSB
D6
D6
B
ACK
ACK
A
Management
PD1
PD0
2
C/SMBus
11

Related parts for MAX5841LEUB