MAX3110 MAXIM [Maxim Integrated Products], MAX3110 Datasheet - Page 11

no-image

MAX3110

Manufacturer Part Number
MAX3110
Description
Manufacturer
MAXIM [Maxim Integrated Products]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX3110ECNI
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX3110ECNI+G36
Manufacturer:
Maxim
Quantity:
774
Part Number:
MAX3110ECWI
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX3110ECWI+G36
Manufacturer:
Maxim
Quantity:
1 096
Part Number:
MAX3110EENI+G36
Manufacturer:
Maxim Integrated Products
Quantity:
135
Part Number:
MAX3110EEWI
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX3110EEWI+G36
Manufacturer:
Maxim
Quantity:
219
Part Number:
MAX3110EWI
Manufacturer:
MAXIM/美信
Quantity:
20 000
Figure 2. Compatible CPOL and CPHA Timing Modes
Figure 3. Detailed Serial Timing Specifications for the Synchronous SPI Port
The MAX3110E/MAX3111E are compatible with SPI,
QSPI (CPOL = 0, CPHA = 0), and MICROWIRE serial-
interface standards (Figure 2). The MAX3110E/
MAX3111E have a unique full-duplex-only architecture
that expects a 16-bit word for DIN and simultaneously
produces a 16-bit word for DOUT regardless of which
read/write register is used. The DIN stream is moni-
tored for its first two bits to tell the UART the type of
data transfer being executed (see the Write
Configuration Register , Read Configuration Register ,
Write Data Register , and Read Data Registe r sections).
DIN (MOSI) is latched on SCLK’s rising edge. DOUT
(MISO) should be read into the µP on SCLK’s rising
edge. The first bit (bit 15) of DOUT transitions on CS’s
falling edge, and bits 14–0 transition on SCLK’s falling
Protected RS-232 Transceivers with Internal Capacitors
SPI/MICROWIRE-Compatible UART and ±15kV ESD-
DOUT
SCLK
DIN
CS
DOUT
SCLK
SCLK
SCLK
SCLK
DIN
CS
______________________________________________________________________________________
(CPOL = 0, CPHA = 0)
(CPOL = 0, CPHA = 1)
(CPOL = 1, CPHA = 0)
(CPOL = 1, CPHA = 1)
t
CSO
MSB
MSB
14
t
14
DV
t
CSS
t
DS
13
13
t
DH
12
12
11
11
SPI Interface
t
CL
10
10
9
9
t
CH
8
8
7
7
6
edge. Figure 3 shows the detailed serial timing specifi-
cations for the synchronous SPI port.
Only 16-bit words are expected. If CS goes high in the
middle of a transmission (any time before the 16th bit),
the sequence is aborted (i.e., data does not get written
to individual registers). Most operations, such as the
clearing of internal registers, are executed only on CS’s
rising edge. Every time CS goes low, a new 16-bit
stream is expected. An example of using the Write
Configuration Register is shown in Figure 4.
Table 1 describes the bits located in the Write Config-
uration, Read Configuration, Write Data, and Read
Data Registers. This table also describes whether the
bit is a read or a write bit and the power-on reset state
(POR) of the bits. Figure 5 shows an example of parity
and word-length control.
6
5
5
4
4
3
3
t
DO
2
2
1
1
LSB
LSB
t
CSH
COMPATIBLE
WITH MAX3110E/MAX3111E
NOT COMPATIBLE
WITH MAX3110E/MAX3111E
t
TR
t
CS1
11

Related parts for MAX3110