PCM1600 Burr-Brown Corporation, PCM1600 Datasheet - Page 9

no-image

PCM1600

Manufacturer Part Number
PCM1600
Description
24-Bit/ 96kHz Sampling/ 6-Channel/ Enhanced Multi-Level/ Delta-Sigma DIGITAL-TO-ANALOG CONVERTER
Manufacturer
Burr-Brown Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCM1600
Manufacturer:
DSP
Quantity:
885
Part Number:
PCM1600Y
Manufacturer:
BB
Quantity:
5 510
Part Number:
PCM1600Y
Manufacturer:
BB
Quantity:
648
Part Number:
PCM1600Y
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
PCM1600Y
Manufacturer:
TI/德州仪器
Quantity:
20 000
Part Number:
PCM1600Y-1
Manufacturer:
BB
Quantity:
8 000
Part Number:
PCM1600Y-1/2K
Manufacturer:
TI
Quantity:
740
Part Number:
PCM1600Y-1/
Manufacturer:
SAMSUNG
Quantity:
415
Part Number:
PCM1600Y/2K
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
PCM1600Y/2K
Manufacturer:
BB
Quantity:
20 000
Company:
Part Number:
PCM1600Y/2K
Quantity:
4 000
Part Number:
PCM1600Y/2KG4
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
PCM1600YG4
Manufacturer:
Texas Instruments
Quantity:
10 000
TABLE I. System Clock Rates for Common Audio Sampling
FIGURE 1. System Clock Input Timing.
SYSTEM CLOCK AND RESET
FUNCTIONS
SYSTEM CLOCK INPUT
The PCM1600 and PCM1601 require a system clock for
operating the digital interpolation filters and multi-level
delta-sigma modulators. The system clock is applied at the
SCLKI input (pin 38). For sampling rates from 10kHz
through 64kHz, the system clock frequency may be 256,
384, 512, or 768 times the sampling frequency, f
sampling rates above 64kHz, the system clock frequency
may be 256, 384, or 512 times the sampling frequency.
Table I shows examples of system clock frequencies for
common audio sampling rates.
Figure 1 shows the timing requirements for the system clock
input. For optimal performance, it is important to use a clock
source with low phase jitter and noise. Burr-Brown’s
PLL1700 multi-clock generator is an excellent choice for
providing the PCM1600 system clock source.
NOTE: (1) The 768f
FREQUENCY (f
SAMPLING
22.05kHz
44.1kHz
88.2kHz
24kHz
32kHz
48kHz
64kHz
96kHz
Frequencies.
S
)
S
system clock rate is not supported for f
11.2896
12.2880
16.3840
22.5792
24.5760
5.6448
6.1440
8.1920
256f
SYSTEM CLOCK FREQUENCY (MHz)
S
SCLKI
12.2880
16.9340
18.4320
24.5760
33.8688
36.8640
8.4670
9.2160
“H”
“L”
384f
SCLKI (Pin 38)
S
11.2896
12.2880
16.3840
22.5792
24.5760
32.7680
45.1584
49.1520
512f
System Clock Pulse Width High t
System Clock Pulse Width Low t
t
SCLKIH
S
S
See Note 1
See Note 1
> 64kHz.
16.9340
24.5760
33.8688
36.8640
49.1520
18.4320
768f
S
t
SCLKIH
. For
S
9
SYSTEM CLOCK OUTPUT
A buffered version of the system clock input is available at
the SCLKO output (pin 39). SCLKO can operate at either
full (f
frequency may be programmed using the CLKD bit of
Control Register 9. The SCLKO output pin can also be
enabled or disabled using the CLKE bit of Control Register
9. The default is SCLKO enabled.
POWER-ON AND EXTERNAL RESET FUNCTIONS
The PCM1600 includes a power-on reset function. Figure 2
shows the operation of this function.
The system clock input at SCLKI should be active for at
least one clock period prior to V
clock active and V
will be enabled. The initialization sequence requires 1024
system clocks from the time V
ization period, the PCM1600 will be set to its reset default
state, as described in the Mode Control Register section of
this data sheet.
The PCM1600 also includes an external reset capability
using the RST input (pin 37). This allows an external
controller or master reset circuit to force the PCM1600 to
initialize to its reset default state. For normal operation, RST
should be set to a logic ‘1’.
Figure 3 shows the external reset operation and timing. The
RST pin is set to logic ‘0’ for a minimum of 20ns. The RST
pin is then set to a logic ‘1’ state, which starts the initializa-
tion sequence, which lasts for 1024 system clock periods.
After the initialization sequence is completed, the PCM1600
will be set to its reset default state, as described in the Mode
Control Registers section of this data sheet.
SCLKIL
SCLKIH
SCLKI
f
SCLKI
) or half (f
: 7ns min
: 7ns min
PCM1600, PCM1601
DD
> 2.0V, the power-on reset function
SCLKI
/2) rate. The SCLKO output
2.0V
0.8V
DD
DD
> 2.0V. After the initial-
= 2.0V. With the system
®

Related parts for PCM1600