LTC2413 LINER [Linear Technology], LTC2413 Datasheet - Page 18

no-image

LTC2413

Manufacturer Part Number
LTC2413
Description
24-Bit No Latency ADC, with Simultaneous 50Hz/60Hz Rejection
Manufacturer
LINER [Linear Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LTC2413CGN
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC2413CGN#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC2413IGN
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC2413IGN#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
APPLICATIO S I FOR ATIO
LTC2413
Since CS is tied LOW, the end-of-conversion (EOC) can be
continuously monitored at the SDO pin during the convert
and sleep states. EOC may be used as an interrupt to an
external controller indicating the conversion result is
ready. EOC = 1 while the conversion is in progress and
EOC = 0 once the conversion enters the low power sleep
state. On the falling edge of EOC, the conversion result is
loaded into an internal static shift register. The device
remains in the sleep state until the first rising edge of SCK.
Data is shifted out the SDO pin on each falling edge of SCK
enabling external circuitry to latch data on the rising edge
of SCK. EOC can be latched on the first rising edge of SCK.
On the 32nd falling edge of SCK, SDO goes HIGH (EOC = 1)
indicating a new conversion has begun.
Internal Serial Clock, Single Cycle Operation
This timing mode uses an internal serial clock to shift out
the conversion result and a CS signal to monitor and
control the state of the conversion cycle, see Figure 9.
In order to select the internal serial clock timing mode, the
serial clock pin (SCK) must be floating (Hi-Z) or pulled
HIGH prior to the falling edge of CS. The device will not
18
(EXTERNAL)
SDO
SCK
CS
SLEEP
U
BIT 0
EOC
CONVERSION
Hi-Z
U
DATA OUTPUT
TEST EOC
Figure 7. External Serial Clock, Reduced Data Output Length
Hi-Z
W
TEST EOC
ANALOG INPUT RANGE
SLEEP
–0.5V
Hi-Z
REF
1, 7, 8, 9, 10, 15, 16
0.1V TO V
REFERENCE
U
BIT 31
TO 0.5V
EOC
VOLTAGE
1 F
2.7V TO 5.5V
REF
CC
BIT 30
2
3
4
5
6
V
REF
REF
IN
IN
GND
CC
+
LTC2413
+
enter the internal serial clock mode if SCK is driven LOW
on the falling edge of CS. An internal weak pull-up resistor
is active on the SCK pin during the falling edge of CS;
therefore, the internal serial clock timing mode is auto-
matically selected if SCK is not externally driven.
The serial data output pin (SDO) is Hi-Z as long as CS is
HIGH. At any time during the conversion cycle, CS may be
pulled LOW in order to monitor the state of the converter.
Once CS is pulled LOW, SCK goes LOW and EOC is output
to the SDO pin. EOC = 1 while a conversion is in progress
and EOC = 0 if the device is in the sleep state.
When testing EOC, if the conversion is complete (EOC = 0),
the device will exit the sleep state and enter the data output
state if CS remains LOW. In order to prevent the device
from exiting the low power sleep state, CS must be pulled
HIGH before the first rising edge of SCK. In the internal
SCK timing mode, SCK goes HIGH and the device begins
outputting data at time t
(if EOC = 0) or t
during the falling edge of EOC). The value of t
if the device is using its internal oscillator (F
If F
BIT 29
O
SDO
SIG
SCK
CS
is driven by an external oscillator of frequency f
F
O
14
13
12
11
DATA OUTPUT
BIT 28
MSB
3-WIRE
SPI INTERFACE
EOCtest
= EXTERNAL OSCILLATOR
= INTERNAL OSC/SIMULTANEOUS 50Hz/60Hz REJECTION
BIT 27
after EOC goes LOW (if CS is LOW
EOCtest
BIT 9
after the falling edge of CS
BIT 8
CONVERSION
Hi-Z
0
EOCtest
= logic LOW).
TEST EOC
sn2413 2413fs
2413 F07
is 26 s
EOSC
,

Related parts for LTC2413