LTC1419 LINER [Linear Technology], LTC1419 Datasheet - Page 13

no-image

LTC1419

Manufacturer Part Number
LTC1419
Description
14-Bit, 800ksps Sampling A/D Converter with Shutdown
Manufacturer
LINER [Linear Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LTC1419ACG
Manufacturer:
LR
Quantity:
20 000
Part Number:
LTC1419ACG#PBF
Manufacturer:
ELNA
Quantity:
64 000
Part Number:
LTC1419ACG#TRPBF
Manufacturer:
LT
Quantity:
928
Part Number:
LTC1419ACG#TRPBF
Manufacturer:
LTNEAR
Quantity:
20 000
Part Number:
LTC1419ACSW
Manufacturer:
LT
Quantity:
11
Part Number:
LTC1419ACSW
Manufacturer:
LT
Quantity:
20 000
Part Number:
LTC1419ACSW#PBF
Manufacturer:
LT
Quantity:
652
Part Number:
LTC1419ACSW#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC1419ACSW#TRPBF
Manufacturer:
LT
Quantity:
652
Part Number:
LTC1419ACSW#TRPBF
Manufacturer:
LTNEAR
Quantity:
20 000
APPLICATIONS
applied to the – A
– 152 V (i.e., – 0.5LSB) at + A
– A
0000 0000 00 and 1111 1111 1111 11. For full-scale
adjustment, an input voltage of 2.499544V (FS/2 – 1.5LSBs)
is applied to + A
the output code flickers between 0111 1111 1111 10 and
0111 1111 1111 11.
BOARD LAYOUT AND GROUNDING
Wire wrap boards are not recommended for high resolu-
tion or high speed A/D converters. To obtain the best
performance from the LTC1419, a printed circuit board
with ground plane is required. Layout should ensure that
digital and analog signal lines are separated as much as
possible. Particular care should be taken not to run any
digital track alongside an analog signal track or under-
neath the ADC.The analog input should be screened by
AGND.
An analog ground plane separate from the logic system
ground should be established under and around the ADC.
Pin 5 (AGND), Pin 14 and Pin 19 (ADC’s DGND) and all
other analog grounds should be connected to this single
analog ground point. The REFCOMP bypass capacitor and
the DV
this analog ground plane. No other digital grounds should
be connected to this analog ground plane. Low impedance
analog and digital power supply common returns are
essential to low noise operation of the ADC and the foil
width for these tracks should be as wide as possible. In
applications where the ADC data outputs and control
signals are connected to a continuously active micropro-
cessor bus, it is possible to get errors in the conversion
results. These errors are due to feedthrough from the
IN
input until the output code flickers between 0000
DD
bypass capacitor should also be connected to
CIRCUITRY
IN
U
ANALOG
IN
input. For zero offset error apply
INPUT
INFORMATION
and R2 is adjusted until
U
+
1
IN
+A
and adjust the offset at the
IN
2
–A
IN
W
REFCOMP
Figure 12. Power Supply Grounding Practice
4
10 F
ANALOG GROUND PLANE
U
AGND
5
LTC1419
V
SS
26
10 F
microprocessor to the successive approximation com-
parator. The problem can be eliminated by forcing the
microprocessor into a WAIT state during conversion or by
using three-state buffers to isolate the ADC data bus. The
traces connecting the pins and bypass capacitors must be
kept short and should be made as wide as possible.
The LTC1419 has differential inputs to minimize noise
coupling. Common mode noise on the + A
leads will be rejected by the input CMRR. The – A
can be used as a ground sense for the + A
LTC1419 will hold and convert the difference voltage
between + A
(Pin 2) should be kept as short as possible. In applications
where this is not possible, the + A
be run side by side to equalize coupling.
SUPPLY BYPASSING
High quality, low series resistance ceramic, 10 F bypass
capacitors should be used at the V
as shown in the Typical Application on the fist page of this
data sheet. Surface mount ceramic capacitors such as
Murata GRM235Y5V106Z016 provide excellent bypass-
ing in a small board space. Alternatively, 10 F tantalum
capacitors in parallel with 0.1 F ceramic capacitors can be
used. Bypass capacitors must be located as close to the
pins as possible. The traces connecting the pins and the
bypass capacitors must be kept short and should be made
as wide as possible.
Example Layout
Figures 13a, 13b, 13c and 13d show the schematic and
layout of a suggested evaluation board. The layout demon-
strates the proper use of decoupling capacitors and ground
plane with a two layer printed circuit board.
AV
DD
28
10 F
DV
DD
27
IN
and – A
DGND
14
1419 F12
IN
. The leads to + A
DIGITAL
SYSTEM
IN
and – A
DD
and REFCOMP pins
IN
(Pin 1) and – A
LTC1419
IN
traces should
IN
IN
input; the
and – A
IN
13
input
IN
IN

Related parts for LTC1419