CS4382A-EQZ CIRRUS [Cirrus Logic], CS4382A-EQZ Datasheet - Page 30

no-image

CS4382A-EQZ

Manufacturer Part Number
CS4382A-EQZ
Description
114 dB, 192 kHz 8-channel D/A Converter
Manufacturer
CIRRUS [Cirrus Logic]
Datasheet
30
3.14.3 SPI™ Mode
3.15
3.15.1 INCR (AUTO MAP INCREMENT ENABLE)
3.15.2 MAP4-0 (MEMORY ADDRESS POINTER)
INCR
7
0
In SPI mode, data is clocked into the serial control data line, CDIN, by the serial control port clock, CCLK
(see Figure 18 for the clock to data relationship). There is no AD0 pin. Pin CS is the chip select signal and
is used to control SPI writes to the control port. When the device detects a high to low transition on the
AD0/CS pin after power-up, SPI mode will be selected. All signals are inputs and data is clocked in on the
rising edge of CCLK.
Memory Address Pointer (MAP)
Default = ‘0’
0 - Disabled
1 - Enabled
Default = ‘00000’
3.14.3.1 SPI Write
To write to the device, follow the procedure below while adhering to the control port Switching Specifi-
cations in Section 2.
1. Bring CS low.
2. The address byte on the CDIN pin must then be 00110000.
3. Write to the memory address pointer, MAP. This byte points to the register to be written.
4. Write the desired data to the register pointed to by the MAP.
5. If the INCR bit (see section 3.14.1) is set to 1, repeat the previous step until all the desired registers
are written, then bring CS high.
6. If the INCR bit is set to 0 and further SPI writes to other registers are desired, it is necessary to bring
CS high, and follow the procedure detailed from step 1. If no further writes to other registers are desired,
bring CS high.
Reserved
6
0
CS
CCLK
C DIN
Reserved
5
0
Figure 18. Control Port Timing, SPI mode
M AP = M em ory Address Pointer
ADDRESS
0011000
CHIP
MAP4
4
0
R/W
MAP
MAP3
3
0
MSB
byte 1
DATA
MAP2
byte n
2
0
LSB
MAP1
1
0
CS4382A
DS618PP1
MAP0
0
0

Related parts for CS4382A-EQZ