EL4581C Elantec Semiconductor, Inc. (acquired by Intersil), EL4581C Datasheet - Page 8

no-image

EL4581C

Manufacturer Part Number
EL4581C
Description
Video SYNC Separator
Manufacturer
Elantec Semiconductor, Inc. (acquired by Intersil)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EL4581CN
Quantity:
5 510
Part Number:
EL4581CS
Manufacturer:
ELANTEC
Quantity:
20 000
Part Number:
EL4581CS-T7
Manufacturer:
ATI
Quantity:
41
Part Number:
EL4581CS-T7
Manufacturer:
ELANTEC
Quantity:
20 000
Part Number:
EL4581CSZ
Manufacturer:
Intersil
Quantity:
1 387
Part Number:
EL4581CSZ
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
EL4581CSZ-T7
Manufacturer:
Intersil
Quantity:
4 000
Company:
Part Number:
EL4581CSZ-T7
Quantity:
695
Description of Operation
A simplified block schematic is shown in Figure
2 The following description is intended to pro-
vide the user with sufficient information to be
able to understand the effects that the external
components and signal conditions have on the
outputs of the integrated circuit
The video signal is AC coupled to pin 2 via the
capacitor C
A1 will prevent the input signal on pin 2 going
any more negative than 1 5V the value of refer-
ence voltage V
negative part of the video waveform will be
clamped at 1 5V The current source I
ly 10
the remaining portion of the H line approxi-
mately 58
I
calculated It is important to note that the charge
taken from the capacitor during video must be
replaced during the sync tip time which is much
shorter (ratio of x 12 5) The corresponding cur-
rent to restore the charge during sync will there-
fore be an order of magnitude higher and any
resistance in series with C
crushing For this reason the internal series re-
sistance has been minimized and external high
resistance values in series with the input cou-
pling capacitor should be avoided The user can
exercise some control over the value of the input
time constant by introducing an external pull-up
resistance from pin 2 to the 5V supply The maxi-
mum voltage across the resistance will be V
less 1 5V for black level For a net discharge cur-
rent greater than zero the resistance should be
greater than 450k This will have the effect of
increasing the time constant and reducing the de-
gree of picture tilt The current source I
tracks reference current I
with scan rate adjustment as explained later
The signal is processed through an active 3 pole
filter (F1) designed for minimum ripple with con-
stant phase delay The filter attenuates the color
burst by 24 dB and eliminates fast transient
spikes without sync crushing An external filter
is not necessary The filter also amplifies the
EL4581C
Sync Separator 50% Slice S-H Filter
t
e
A charges the coupling capacitor during
C
1
s for a 15 75 kHz timebase From
nominally 0 1 F The clamp circuit
V the video time-constant can be
R1
Thus the sync tip the most
TR
I
will cause sync tip
and thus increases
1
1
nominal-
directly
DD
8
video signal by 6 dB to improve the detection
accuracy Note that the filter cut-off frequency is
a function of RSET through I
tional to I
Internal reference voltages (block V
high immunity to supply voltage variation are
derived on the chip Reference V
A2 forces pin 6 to a reference voltage of 1 7V
nominal Consequently it can be seen that the
external resistance RSET will determine the val-
ue of the reference current I
sistance R3 is only about 6 k
RSET All the internal timing functions on the
chip are referenced to I
supply voltage rejection
Comparator C2 on the input to the sample and
hold block (S H) compares the leading and trail-
ing edges of the sync pulse with a threshold volt-
age V
the clamp voltage V
the timing one-shots for gating the sample and
hold circuits The sample of the sync tip is de-
layed by 0 8
2
sync pulse tip The acquisition time of the circuit
is about three horizontal lines The double poly
CMOS technology enables long time constants to
be achieved with small high quality on-chip ca-
pacitors The back porch voltage is similarly de-
rived from the trailing edge of sync which also
serves to cut off the tip sample if the gate time
exceeds the tip period Note that the sample and
hold gating times will track RSET through I
The 50% level of the sync tip is derived through
the resistor divider R1 and R2 from the sample
and held voltages V
the plus input of comparator C1 This compara-
tor has built in hysteresis to avoid false trigger-
ing The output of C2 is a digital 5V signal which
feeds the C S ouput buffer B1 and the other in-
ternal circuit blocks the vertical back porch and
odd even functions
The vertical circuit senses the C S edges and ini-
tiates an integrator which is reset by the shorter
horizontal sync pulses but times out the longer
s to be taken on the optimum section of the
R2
which is referenced at a fixed level above
OT
s to enable the actual sample of
R1
TIP
The output of C2 initiates
and V
TR
TR
and have excellent
BP
OT
R4
The internal re-
much less than
and applied to
and is propor-
with op-amp
REF
) with
OT

Related parts for EL4581C