km29w32000ts Samsung Semiconductor, Inc., km29w32000ts Datasheet - Page 4

no-image

km29w32000ts

Manufacturer Part Number
km29w32000ts
Description
8-bit Nand Flash Memory
Manufacturer
Samsung Semiconductor, Inc.
Datasheet
PRODUCT INTRODUCTION
The KM29W32000 is a 33Mbit(34,603,008 bit) memory organized as 8192 rows by 528 columns. Spare sixteen columns are located
from column address of 512 to 527. A 528-byte data register is connected to memory cell arrays accommodating data transfer
between the I/O buffers and memory during page read and page program operations. The memory array is made up of 16 cells that
are serially connected to form a NAND structure. Each of the 16 cells resides in a different page. A block consists of the 16 pages
formed by one NAND structures, totaling 4,224 NAND structures of 16 cells. The array organization is shown in Figure 2. The pro-
gram and read operations are executed on a page basis, while the erase operation is executed on block basis. The memory array
consists of 512 separately or grouped erasable 8K-byte blocks. It indicates that the bit by bit erase operation is prohibited on the
KM29W32000.
The KM29W32000 has addresses multiplexed into 8 I/O s. This scheme dramatically reduces pin counts and allows systems
upgrades to future densities by maintaining consistency in system board design. Command, address and data are all written through
I/O s by bringing WE to low while CE is low. Data is latched on the rising edge of WE. Command Latch Enable(CLE) and Address
Latch Enable(ALE) are used to multiplex command and address respectively, via the I/O pins. All commands require one bus cycle
except for Block Erase command which requires two cycles : a cycle for erase-setup and another for erase-execution after block
address loading. The 4M byte physical space requires 22 addresses, thereby requiring three cycles for byte-level addressing: col-
umn address, low row address and high row address, in that order. Page Read and Page Program need the same three address
cycles following the required command input. In Block Erase operation, however, only the two row address cycles are used.
Device operations are selected by writing specific commands into the command register. Table 1 defines the specific commands of
the KM29W32000.
KM29W32000TS
Table 1. COMMAND SETS
NOTE : 1. The 00H command defines starting address of the 1st half of registers.
Sequential Data Input
Read 1
Read 2
Read ID
Reset
Page Program
Block Erase
Erase Suspend
Erase Resume
Read Status
2. The 50H command is valid only when the SE(pin 40) is low level.
Function
The 01H command defines starting address of the 2nd half of registers.
After data access on the 2nd half of register by the 01H command, the status pointer is
automatically moved to the 1st half register(00H) on the next cycle.
1st. Cycle
00h/01h
50h
FFh
B0h
D0h
80h
90h
10h
60h
70h
(2)
(1)
2nd. Cycle
4
D0h
-
-
-
-
-
-
-
-
-
Acceptable Command during Busy
O
O
O
FLASH MEMORY

Related parts for km29w32000ts