am42dl1612d Meet Spansion Inc., am42dl1612d Datasheet - Page 68

no-image

am42dl1612d

Manufacturer Part Number
am42dl1612d
Description
16 Mbit 2 M ? 8-bit/1 M ? 16-bit Cmos And 2 Mbit 128 K ? 16-bit Static Ram Preliminary
Manufacturer
Meet Spansion Inc.
Datasheet
TABLE OF CONTENTS
Product Selector Guide . . . . . . . . . . . . . . . . . . . . . 5
MCP Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . 5
Flash Memory Block Diagram. . . . . . . . . . . . . . . . 6
Connection Diagram . . . . . . . . . . . . . . . . . . . . . . . . 7
Pin Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Logic Symbol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . 9
Device Bus Operations . . . . . . . . . . . . . . . . . . . . 10
Common Flash Memory Interface (CFI) . . . . . . . 21
Command Definitions . . . . . . . . . . . . . . . . . . . . . . 24
February 6, 2004
Special Handling Instructions for FBGA Package .................... 7
Word/Byte Configuration ....................................................... 13
Requirements for Reading Array Data ................................... 13
Writing Commands/Command Sequences ............................ 13
Simultaneous Read/Write Operations with Zero Latency ....... 13
Standby Mode ........................................................................ 14
Automatic Sleep Mode ........................................................... 14
RESET#: Hardware Reset Pin ............................................... 14
Output Disable Mode .............................................................. 14
Autoselect Mode ..................................................................... 17
Sector/Sector Block Protection and Unprotection .................. 17
Write Protect (WP#) ................................................................ 18
Temporary Sector/Sector Block Unprotect ............................. 18
SecSi (Secured Silicon) Sector Flash Memory Region .......... 20
Hardware Data Protection ...................................................... 20
Reading Array Data ................................................................ 24
Reset Command ..................................................................... 24
Autoselect Command Sequence ............................................ 24
Table 1. Device Bus Operations—Flash Word Mode (CIOf = V
SRAM Word Mode (CIOs = V
Table 2. Device Bus Operations—Flash Byte Mode (CIOf = V
SRAM Word Mode (CIOs = V
Accelerated Program Operation .......................................... 13
Autoselect Functions ........................................................... 13
Table 3. Device Bank Division ........................................................14
Table 4. Sector Addresses for Top Boot Sector Devices ............... 15
Table 5. SecSi Sector Addresses for Top Boot Devices ................15
Table 6. Sector Addresses for Bottom Boot Sector Devices ...........16
Table 7. SecSi™ Addresses for Bottom Boot Devices ..................16
Table 8. Top Boot Sector/Sector Block Addresses for Protection/Un-
protection ........................................................................................17
Table 9. Bottom Boot Sector/Sector Block Addresses
for Protection/Unprotection .............................................................17
Figure 1. Temporary Sector Unprotect Operation........................... 18
Figure 2. In-System Sector/Sector Block Protect and Unprotect Algo-
rithms .............................................................................................. 19
Factory Locked: SecSi Sector Programmed and Protected At
the Factory .......................................................................... 20
Customer Lockable: SecSi Sector NOT Programmed or Pro-
tected At the Factory ........................................................... 20
Low V
Write Pulse “Glitch” Protection ............................................ 21
Logical Inhibit ...................................................................... 21
Power-Up Write Inhibit ......................................................... 21
Table 10. CFI Query Identification String ........................................ 21
System Interface String................................................................... 22
Table 12. Device Geometry Definition ............................................ 22
Table 13. Primary Vendor-Specific Extended Query ...................... 23
CC
Write Inhibit ........................................................... 20
CC
CC
) ....................................................11
) ....................................................12
SS
IH
Am42DL16x2D
),
),
Write Operation Status . . . . . . . . . . . . . . . . . . . . 29
Absolute Maximum Ratings . . . . . . . . . . . . . . . . 33
Operating Ranges . . . . . . . . . . . . . . . . . . . . . . . . . 33
DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 34
SRAM DC and Operating Characteristics . . . . . 35
Test Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Key To Switching Waveforms . . . . . . . . . . . . . . . 37
AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 38
Enter SecSi Sector/Exit SecSi Sector Command Sequence .. 25
Byte/Word Program Command Sequence ............................. 25
Chip Erase Command Sequence ........................................... 26
Sector Erase Command Sequence ........................................ 26
Erase Suspend/Erase Resume Commands ........................... 27
DQ7: Data# Polling ................................................................. 29
RY/BY#: Ready/Busy# ............................................................ 30
DQ6: Toggle Bit I .................................................................... 30
DQ2: Toggle Bit II ................................................................... 31
Reading Toggle Bits DQ6/DQ2 ............................................... 31
DQ5: Exceeded Timing Limits ................................................ 31
DQ3: Sector Erase Timer ....................................................... 31
CMOS Compatible .................................................................. 34
Zero-Power Flash ................................................................. 36
SRAM CE#s Timing ................................................................ 38
Flash Read-Only Operations ................................................. 39
Hardware Reset (RESET#) .................................................... 40
Flash Word/Byte Configuration (CIOf) .................................... 41
Flash Erase and Program Operations .................................... 42
Temporary Sector/Sector Block Unprotect ............................. 47
Unlock Bypass Command Sequence .................................. 25
Figure 3. Program Operation ......................................................... 26
Figure 4. Erase Operation.............................................................. 27
Table 14. Command Definitions...................................................... 28
Table 15. Autoselect Device ID Codes .......................................... 28
Figure 5. Data# Polling Algorithm .................................................. 29
Figure 6. Toggle Bit Algorithm........................................................ 30
Table 16. Write Operation Status ................................................... 32
Industrial (I) Devices ............................................................ 33
V
Figure 9. I
Currents) ........................................................................................ 36
Figure 10. Typical I
Figure 11. Test Setup.................................................................... 37
Table 17. Test Specifications ......................................................... 37
Figure 12. Input Waveforms and Measurement Levels ................. 37
Figure 13. Timing Diagram for Alternating Between
SRAM to Flash ............................................................................... 38
Figure 14. Read Operation Timings ............................................... 39
Figure 15. Reset Timings ............................................................... 40
Figure 16. CIOf Timings for Read Operations................................ 41
Figure 17. CIOf Timings for Write Operations................................ 41
Figure 18. Program Operation Timings.......................................... 43
Figure 19. Accelerated Program Timing Diagram.......................... 43
Figure 20. Chip/Sector Erase Operation Timings .......................... 44
Figure 21. Back-to-back Read/Write Cycle Timings ...................... 45
Figure 22. Data# Polling Timings (During Embedded Algorithms). 45
Figure 23. Toggle Bit Timings (During Embedded Algorithms)...... 46
Figure 24. DQ2 vs. DQ6................................................................. 46
Figure 25. Temporary Sector/Sector Block Unprotect
Timing Diagram.............................................................................. 47
CC
f/V
CC
s Supply Voltage ................................................... 33
CC1
Current vs. Time (Showing Active and Automatic Sleep
CC1
vs. Frequency ............................................ 36
3

Related parts for am42dl1612d