zl50020 Zarlink Semiconductor, zl50020 Datasheet - Page 50

no-image

zl50020

Manufacturer Part Number
zl50020
Description
Enhanced 2 K Channel Tdm Switch With Rate Conversion
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
zl50020GAG2
Manufacturer:
LITTELFUSE
Quantity:
20 000
Part Number:
zl50020QCC
Manufacturer:
ZARLNK
Quantity:
265
Part Number:
zl50020QCG1
Manufacturer:
ZARLNK
Quantity:
101
Part Number:
zl50020QCG1
Manufacturer:
Zarlink
Quantity:
12
Note: [n] denotes input stream from 16 - 31.
15 - 0
Bit
External Read Address: 00014
Reset Value: 0000
External Read/Write Address: 0100
Reset Value: 0000
15 - 9
5 - 4
8 - 6
15
0
Bit
BER
L31
15
14
0
BERL[n]
13
BER
0
L30
Name
14
STIN[n]SMP1 - 0
STIN[n]BD2 - 0
H
12
H
0
Table 23 - BER Receiver Lock Register 1 (BERLR1) Bits - Read Only
Unused
Name
BER
L29
13
Table 24 - Stream Input Control Register 0 - 31 (SICR0 - 31) Bits
11
0
BER Receiver Lock[n]:
If BERL[n] is high, it indicates that BER Receiver of STi[n] is locked.
If BERL[n] is low, it indicates that BER Receiver of STi[n] is not locked.
BER
L28
12
10
0
H
H
- 011F
9
0
BER
L27
11
H
Reserved
In normal functional mode, these bits MUST be set to zero
Input Stream[n] Bit Delay Bits.
The binary value of these bits refers to the number of bits that the input stream
will be delayed relative to FPi. The maximum value is 7. Zero means no delay.
Input Data Sampling Point Selection Bits
STIN[n]SMP1-0
STIN[n]
BD2
8
BER
L26
10
00
01
10
11
STIN[n]
Zarlink Semiconductor Inc.
BER
L25
BD1
9
7
ZL50020
BER
L24
STIN[n]
8
BD0
(2.048 Mbps, 4.096 Mbps, 8.192 Mbps
50
6
BER
L23
7
STIN[n]
SMP1
Description
5
BER
L22
Sampling Point
6
Description
streams)
3/4 point
1/4 point
2/4 point
4/4 point
STIN[n]
SMP0
BER
L21
4
5
BER
L20
STIN[n]
4
DR3
3
BER
L19
3
STIN[n]
DR2
2
BER
L18
2
.
STIN[n]
DR1
Sampling Point
BER
(16.384 Mbps
L17
1
1
streams)
2/4 point
4/4 point
Data Sheet
BER
L16
STIN[n]
0
DR0
0

Related parts for zl50020