ak4120 AKM Semiconductor, Inc., ak4120 Datasheet - Page 16

no-image

ak4120

Manufacturer Part Number
ak4120
Description
Sample Rate Converter With Mixer And Volume
Manufacturer
AKM Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ak4120VF
Manufacturer:
AKM
Quantity:
20 000
Part Number:
ak4120VF-E2
Manufacturer:
AKM
Quantity:
20 000
ASAHI KASEI
n System Clock
The external clocks required to operate the AK4120 in each mode are shown in Table 3 and Table 4. The Input#1 port
works in slave mode only. The Input#2 and Output ports have both slave and master modes that are selected by the
IMODE2 and OMODE pins. The required external clock shown in Table 2 should be always present whenever the
AK4120 is in a normal operating mode (PDN=”H”).
(1) Path Mode 0
IMCLK1 does not need to be synchronized with OMCLK when using Path Mode 1. IMCLK1 should be synchronized
with ILRCK1 (clock phase is not important). STDI2 should be synchronized with OLRCK and OBICK. When the
output is slaved, OMCLK should be synchronized with OLRCK (clock phase is not important). When input#2 is in
slave mode, OLRCK and OBICK are used while ILRCK2 and IBICK2 are not.
(2) Path Mode 1
IMCKL2 does not need to be synchronized with OMCLK. When Input#2 port is in slave mode, IMCLK2 should be
synchronized with ILRCK2 (clock phase is not important). When Output#2 port is in slave mode, OMCLK should be
synchronized with OLRCK (clock phase is not important).
(3) Path Mode 2
IMCLK1 should be synchronized with ILRCK1 (clock phase is not important). SDTO should be synchronized with
ILRCK1 and IBICK1. When the Output is in slave mode, the OLRCK and OBICK pins are not used. In master mode,
ILRCK1 is output through OLRCK and IBICK1 is output through OBICK.
(4) Path Mode 3
OMCLK should be synchronized with OLRCK (clock phase is not important). SDTI2 should be synchronized with
OLRCK and OBICK. When Input#2 is in slave mode, ILRCK2 and IBICK2 pins are not used. In master mode, OLRCK
is output through ILRCK2 and OBICK is output through IBICK2.
MS0134-E-00
Path Mode
0
1
2
3
Path Mode
0
1
2
3
(Not used)
(Not used)
ILRCK1,
IBICK1
Input
Input
Path Mode
0
1
2
3
Synchronizing
SDTI1, SDTO
SDTI2, SDTO
Group A
SDTI1
SDTI2
I2MODE = “L”
(Not used)
(Not used)
(Not used)
(Not used)
(Not used)
Table 2. Clock Synchronization
IMCLK1
Input
Input
Input
ILRCK2, IBICK2
Table 3. Master Clock
Table 4. LRCK/BICK
(Not used)
(Not used)
Active
Active
SRC
- 16 -
I2MODE = “H”
(Not used)
(Not used)
(Not used)
(Not used)
IMCLK2
Output
Output
Output
Input
Synchronizing
SDTI2, SDTO
Group B
SDTO
-
-
OMODE= “L”
(Not used)
OMCLK
(Not used)
Input
Input
Input
Input
Input
Input
OLRC, OBICK
(Not used)
SDTI1
SDTI2
SDTI1
-
OMODE= “H”
Output
Output
Output
Output
[AK4120]
2002/1

Related parts for ak4120