ak4520a AKM Semiconductor, Inc., ak4520a Datasheet - Page 9

no-image

ak4520a

Manufacturer Part Number
ak4520a
Description
100db 20bit Stereo Adc & Dac
Manufacturer
AKM Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ak4520aVF
Manufacturer:
AKM
Quantity:
1 000
Part Number:
ak4520aVF
Manufacturer:
AKM
Quantity:
20 000
Part Number:
ak4520aVF-E2
Manufacturer:
AKM
Quantity:
3 229
Part Number:
ak4520aVF-E2
Manufacturer:
AKM
Quantity:
20 000
ASAHI KASEI
The AK4520A with CMODE is used to select either MCLK=256fs or 384fs. The relationship between the
external clock applied to the MCLK input and the desired sample rate is defined in Table 1 . The LRCK clock
input must be synchronized with MCLK, however the phase is not critical. Internal timing is synchronized to
LRCK upon power-up or when the internal timing becomes out of phase. All external clocks must be present
unless both PWDA and PWAD ="L", otherwise excessive current may result from abnormal operation of
internal dynamic logic.
Data is shifted in/out the SDTI/SDTO pins using SCLK and LRCK inputs. Four serial data modes are
supported selected by the DIF0 and DIF1 pins as shown in Table 2 . In all modes the serial data is MSB-first,
2's compliment format is clocked on the falling edge of SCLK. For mode 3, if SCLK is 32fs, then the least
significant bits will be truncated.
0163-E-00
Mode
System Clock Input
Audio Serial Interface Format
0
1
2
3
fs
32.0kHz
44.1kHz
48.0kHz
DIF1
0
0
1
1
DIF0
0
1
0
1
MCLK
256fs
CMODE="L"
11.2896MHz
12.2880MHz
8.1920MHz
20bit, MSB justified
20bit, MSB justified
20bit, MSB justified
IIS(I2S)
SDTO(ADC)
Table 1 . System Clock Example
Table 2 . Serial Data Modes
OPERATION OVERVIEW
384fs
CMODE="H"
12.2880MHz
16.9344MHz
18.4320MHz
- 9 -
16bit, LSB justified
20bit, LSB justified
20bit, MSB justifie
IIS(I2S)
SDTI(DAC)
SCLK
64fs
2.048MHz
2.822MHz
3.072MHz
H/L
L/H
H/L
H/L
32fs
1.0240MHz
1.4112MHz
1.5360MHz
L/R
32fs or
32fs
40fs
40fs
40fs
SCLK
[AK4520A]
1997/3

Related parts for ak4520a