as7c4098a Alliance Memory, Inc, as7c4098a Datasheet - Page 2

no-image

as7c4098a

Manufacturer Part Number
as7c4098a
Description
5.0 V 256 K ? 16 Cmos Sram
Manufacturer
Alliance Memory, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
as7c4098a-12JCN
Manufacturer:
ST
0
Part Number:
as7c4098a-12TCNTR
Manufacturer:
ALLANCE
Quantity:
1 000
Part Number:
as7c4098a-15TC
Manufacturer:
ALLIANCE
Quantity:
49
Part Number:
as7c4098a-15TCN
Quantity:
932
Part Number:
as7c4098a-15TIN
Manufacturer:
SIEMENS
Quantity:
9
Part Number:
as7c4098a-15TINTR
Manufacturer:
MICRONAS
Quantity:
101
Functional description
The AS7C4098A is a high-performance CMOS 4,194,304-bit Static Random Access Memory (SRAM) device organized as
262,144 words × 16 bits. It is designed for memory applications where fast data access, low power, and simple interfacing are
desired.
Equal address access and cycle times (t
for high-performance applications. The chip enable input CE permits easy memory expansion with multiple-bank memory
systems.
When CE is high the device enters standby mode. The device is guaranteed not to exceed 55mW power consumption in CMOS
standby mode. A write cycle is accomplished by asserting write enable (WE) and chip enable (CE). Data on the input pins I/
O1–I/O16 is written on the rising edge of WE (write cycle 1) or CE (write cycle 2). To avoid bus contention, external devices
should drive I/O pins only after outputs have been disabled with output enable (OE) or write enable (WE).
A read cycle is accomplished by asserting output enable (OE) and chip enable (CE), with write enable (WE) high. The chip
drives I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or
All chip inputs and outputs are TTL- and CMOS-compatible, and operation is for 5.0V (AS7C4098A) supply. The device is
available in the JEDEC standard 400-mL, 44-pin SOJ, TSOP 2 packages.
Absolute maximum ratings
Note: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied.
Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Truth table
write enable is active, output drivers stay in high-impedance mode.
The device provides multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to be
written and read. LB controls the lower bits, I/O1–I/O8, and UB controls the higher bits, I/O9–I/O16.
Key: X = Don’t care, L = Low, H = High.
Voltage on V
Voltage on any pin relative to GND
Power dissipation
Storage temperature (plastic)
Ambient temperature with V
DC current into outputs (low)
2/21/06, v 1.2
CE
H
L
L
L
L
CC
relative to GND
WE
X
H
X
H
L
Parameter
CC
applied
OE
X
H
X
L
X
AA
, t
LB
X
X
H
H
H
L
L
L
L
RC
Alliance Semiconductor
, t
WC
) of 10/12/15/20 ns with output enable access times (t
Symbol
T
I
T
V
V
OUT
P
bias
UB
stg
X
X
H
H
H
D
L
L
L
L
t1
t2
®
I/O1–I/O8
High Z
High Z
High Z
High Z
D
D
D
D
OUT
OUT
IN
IN
–0.50
–0.50
Min
–65
–55
I/O9–I/O16
High Z
High Z
High Z
High Z
D
D
D
D
OUT
OUT
IN
IN
V
CC
Max
+150
+125
+7.0
±20
1.5
+0.50
OE
Output disable (I
Standby (I
) of 5/6 ns are ideal
AS7C4098A
Write (I
Read (I
Mode
P. 2 of 11
SB
CC
CC
, I
)
)
SB1
Unit
mA
CC
°C
°C
W
V
V
)
)

Related parts for as7c4098a