m52s32162a Elite Semiconductor Memory Technology Inc., m52s32162a Datasheet - Page 2

no-image

m52s32162a

Manufacturer Part Number
m52s32162a
Description
1m X 16bit X 2banks Mobile Synchronous Dram
Manufacturer
Elite Semiconductor Memory Technology Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m52s32162a-10BG
Manufacturer:
EMST
Quantity:
20 000
ESMT
FUNCTIONAL BLOCK DIAGRAM
PIN FUNCTION DESCRIPTION
Elite Semiconductor Memory Technology Inc.
CLK
CKE
A0 ~ A11
BA
L(U)DQM
CS
RAS
CAS
WE
Pin
System Clock
Chip Select
Clock Enable
Address
Bank Select Address
Row Address Strobe
Column Address Strobe
Write Enable
Data Input / Output Mask
ADD
CLK
LCKE
Name
CLK
LRAS
CKE
Bank Select
LCBR
CS
Active on the positive going edge to sample all inputs.
Disables or enables device operation by masking or enabling all inputs except
CLK, CKE and L(U)DQM.
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior to new command.
Disable input buffers for power down in standby.
Row / column addresses are multiplexed on the same pins.
Row address : RA0 ~ RA11, column address : CA0 ~ CA7
Selects bank to be activated during row address latch time.
Selects bank for read/write during column address latch time.
Latches row addresses on the positive going edge of the CLK with RAS low.
Enables row access & precharge.
Latches column addresses on the positive going edge of the CLK with
Enables column access.
Enables write operation and row precharge.
Latches data in starting from CAS , WE active.
Makes data output Hi-Z, tSHZ after the clock and masks the output.
Blocks data input when L(U)DQM active.
CAS low.
LWE
Timing Register
RAS
LCAS
CAS
Programming Register
Data Input Register
Latency & Burst Length
Column Decoder
1M x 16
1M x 16
WE
L(U)DQM
LWCBR
Input Function
LDQM
Revision : 1.4
Publication Date : Dec. 2008
M52S32162A
LWE
LDQM
DQi
2/30

Related parts for m52s32162a