isppac-powr1014 Lattice Semiconductor Corp., isppac-powr1014 Datasheet - Page 41

no-image

isppac-powr1014

Manufacturer Part Number
isppac-powr1014
Description
In-system Programmable Power Supply Supervisor, Reset Generator And Sequencing Controller
Manufacturer
Lattice Semiconductor Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
isppac-powr1014-01T48I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
isppac-powr1014-01T48I
Manufacturer:
LATTICE
Quantity:
790
Part Number:
isppac-powr1014-01T48I
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
isppac-powr1014-01TN48I
Manufacturer:
LATTICE
Quantity:
414
Part Number:
isppac-powr1014-01TN48I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
isppac-powr1014-01TN48I
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
isppac-powr1014-02T48I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
isppac-powr1014-02TN48I
Manufacturer:
LATTICE
Quantity:
488
Part Number:
isppac-powr1014-02TN48I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
isppac-powr1014A-01TN48I
Manufacturer:
Lattice
Quantity:
176
Part Number:
isppac-powr1014A-01TN48I
Manufacturer:
LATTICE
Quantity:
494
Part Number:
isppac-powr1014A-01TN48I
Manufacturer:
LATTICE
Quantity:
20 000
Company:
Part Number:
isppac-powr1014A-01TN48I
Quantity:
85
Part Number:
isppac-powr1014A-02TN48I
Manufacturer:
LATTICE
Quantity:
947
Lattice Semiconductor
ispPAC-POWR1014/A Data Sheet
2
UES_PROGRAM – This instruction will program the content of the UES Register into the UES E
CMOS memory.
The device must already be in programming mode (PROGRAM_ENABLE instruction). This instruction also forces
the outputs into the OUTPUTS_HIGHZ.
ERASE_DONE_BIT – This instruction clears the 'Done' bit, which prevents the ispPAC-POWR1014/A sequence
from starting.
PROGRAM_DONE_BIT – This instruction sets the 'Done' bit, which enables the ispPAC-POWR1014/A sequence
to start.
RESET – This instruction resets the PLD sequence and output macrocells.
IN1_RESET_JTAG_BIT – This instruction clears the JTAG Register logic input 'IN1.' The PLD input has to be con-
figured to take input from the JTAG Register in order for this command to have effect on the sequence.
IN1_SET_JTAG_BIT – This instruction sets the JTAG Register logic input 'IN1.' The PLD input has to be configured
to take input from the JTAG Register in order for this command to have effect on the sequence.
PLD_VERIFY_INCR – This instruction reads out the PLD data register for the current address and increments the
address register for the next read.
Notes:
In all of the descriptions above, OUTPUTS_HIGHZ refers both to the instruction and the state of the digital output
pins, in which the open-drains are tri-stated and the FET drivers are pulled low.
2
Before any of the above programming instructions are executed, the respective E
CMOS bits need to be erased
using the corresponding erase instruction.
2-41

Related parts for isppac-powr1014