ak5381 AKM Semiconductor, Inc., ak5381 Datasheet - Page 14

no-image

ak5381

Manufacturer Part Number
ak5381
Description
24bit 96khz ?? Adc
Manufacturer
AKM Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ak5381ET
Manufacturer:
AKM
Quantity:
20 000
Part Number:
ak5381ET-E2
Manufacturer:
KYOCERA
Quantity:
1 000
Part Number:
ak5381ET-E2
Manufacturer:
AKM
Quantity:
20 000
Part Number:
ak5381VT
Manufacturer:
AKM
Quantity:
20 000
Company:
Part Number:
ak5381VT
Quantity:
22
Part Number:
ak5381VT-E2
Manufacturer:
AKM
Quantity:
20 000
Part Number:
ak5381XT
Manufacturer:
AKM
Quantity:
20 000
Part Number:
ak5381XT-E2
Manufacturer:
MICROSEMI
Quantity:
38 900
ASAHI KASEI
The AK5381 is placed in the power-down mode by bringing PDN pin “L” and the digital filter is also reset at the same
time. This reset should always be done after power-up. In the power-down mode, the VCOM are AGND level. An analog
initialization cycle starts after exiting the power-down mode. Therefore, the output data SDTO becomes available after
4129 cycles of LRCK clock in master mode or 4132 cycles of LRCK clock in slave mode. During initialization, the ADC
digital data outputs of both channels are forced to a 2’s complement “0”. The ADC outputs settle in the data
corresponding to the input signals after the end of initialization (Settling approximately takes the group delay time).
Notes:
The AK5381 should be reset once by bringing PDN pin “L” after power-up. In slave mode, the internal timing starts
clocking by the rising edge (falling edge at mode 1) of LRCK after exiting from reset and power down state by MCLK.
The AK5381 is power down state until LRCK is input. In master mode, the internal timing starts when MCLK is input.
MS0200-E-02
(1) 4132/fs in slave mode and 4129/fs in master mode.
(2) Digital output corresponding to analog input has the group delay (GD).
(3) A/D output is “0” data at the power-down state.
(4) When the external clocks (MCLK, SCLK, LRCK) are stopped, the AK5381 should be in the power-down state.
Power down
System Reset
Internal
A/D In
A/D Out
Clock In
MCLK,LRCK,SCLK
PDN
(Analog)
(Digital)
State
Normal Operation
Idle Noise
GD
Figure 3. Power-down/up sequence example
(2)
(4)
Power-down
“0”data
- 14 -
(3)
Initialize
“0”data
(1)
Idle Noise
Normal Operation
GD
[AK5381]
2006/01

Related parts for ak5381