x40626 Intersil Corporation, x40626 Datasheet - Page 11

no-image

x40626

Manufacturer Part Number
x40626
Description
Dual Voltage Cpu Supervisor With 64k Serial Eeprom
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
x40626S
Manufacturer:
XICOR
Quantity:
20 000
Part Number:
x40626V
Manufacturer:
XILINX
0
Part Number:
x40626V14-4.5AT1
Manufacturer:
VISHAY
Quantity:
3 123
X40626
Figure 11. Acknowledge Polling Sequence
Figure 12. Current Address Read Sequence
REV 1.1.15 2/11/04
Command Sequence
command sequence?
Issue Slave Address
Byte (Read or Write)
Byte load completed
complete. Continue
Enter ACK Polling
Continue Normal
Nonvolatile Cycle
by issuing STOP.
Read or Write
Issue START
PROCEED
returned?
ACK
YES
YES
Signals from
Signals from
the Master
NO
the Slave
SDA Bus
NO
Issue STOP
Issue STOP
S
a
t
r
t
1 0 1 0 0
www.xicor.com
Address
Slave
S
1
S
Serial Read Operations
Read operations are initiated in the same manner as
write operations with the exception that the R/W bit of
the Slave Address Byte is set to one. There are three
basic read operations: Current Address Reads, Ran-
dom Reads, and Sequential Reads.
Current Address Read
Internally the device contains an address counter that
maintains the address of the last word read incre-
mented by one. Therefore, if the last read was to
address n, the next read operation would access data
from address n+1. On power up, the address in the
address counter is 00H.
Upon receipt of the Slave Address Byte with the R/W
bit set to one, the device issues an acknowledge and
then transmits the eight bits of the Data Byte. The mas-
ter terminates the read operation when it does not
respond with an acknowledge during the ninth clock
and then issues a stop condition. Refer to Figure 12 for
the
sequence.
It should be noted that the ninth clock cycle of the read
operation is not a “don’t care.” To terminate a read
operation, the master must either issue a stop condi-
tion during the ninth cycle or hold SDA HIGH during the
ninth clock cycle and then issue a stop condition.
0
1
A
C
K
address,
Data
acknowledge,
Characteristics subject to change without notice.
S
o
p
t
and
data
transfer
11 of 23

Related parts for x40626