cop8sac7 National Semiconductor Corporation, cop8sac7 Datasheet - Page 30

no-image

cop8sac7

Manufacturer Part Number
cop8sac7
Description
8-bit Cmos Rom Based And One-time Programmable Otp Microcontroller With 1k To 4k Memory, Power On Reset, And Very Small Packaging
Manufacturer
National Semiconductor Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
cop8sac720M
Quantity:
400
Part Number:
cop8sac720M8
Manufacturer:
TE/AMP
Quantity:
2 000
Part Number:
cop8sac720M9
Manufacturer:
MITSUMI
Quantity:
1 402
Part Number:
cop8sac720M9
Manufacturer:
NS
Quantity:
1 000
Part Number:
cop8sac720N8
Manufacturer:
TOSH
Quantity:
2 600
Part Number:
cop8sac720N8B
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
cop8sac720N9
Manufacturer:
NS
Quantity:
6 260
Part Number:
cop8sac728M8/NOPB
Manufacturer:
NS
Quantity:
4 044
Part Number:
cop8sac728M9
Manufacturer:
NS/国半
Quantity:
20 000
Company:
Part Number:
cop8sac728N8/NOPB
Quantity:
200
Part Number:
cop8sac728N9
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
cop8sac740N9
Quantity:
2 619
Part Number:
cop8sac744J3
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
cop8sac744V8
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
cop8sac744V9
Manufacturer:
Texas Instruments
Quantity:
10 000
www.national.com
9.0 Interrupts
9.3.1 VIS Execution
When the VIS instruction is executed it activates the arbitra-
tion logic. The arbitration logic generates an even number
between E0 and FE (E0, E2, E4, E6 etc...) depending on
which active interrupt has the highest arbitration ranking at
the time of the 1st cycle of VIS is executed. For example, if
the software trap interrupt is active, FE is generated. If the
external interrupt is active and the software trap interrupt is
not, then FA is generated and so forth. If the only active
interrupt is software trap, than E0 is generated. This number
replaces the lower byte of the PC. The upper byte of the PC
(Continued)
FIGURE 22. VIS Operation
30
remains unchanged. The new PC is therefore pointing to the
vector of the active interrupt with the highest arbitration
ranking. This vector is read from program memory and
placed into the PC which is now pointed to the 1st instruction
of the service routine of the active interrupt with the highest
arbitration ranking.
Figure 22 illustrates the different steps performed by the VIS
instruction. Figure 23 shows a flowchart for the VIS instruc-
tion.
The non-maskable interrupt pending flag is cleared by the
RPND (Reset Non-Maskable Pending Bit) instruction (under
certain conditions) and upon RESET.
DS012838-29

Related parts for cop8sac7